Technical Library: george (Page 1 of 1)

EFFECTS OF ENIG NICKEL CORROSION ON WETTING BALANCE TEST RESULTS AND INTERMETALLIC FORMATION

Technical Library | 2023-01-10 20:03:37.0

Since the IPC-4552 rev A for ENIG was introduced there have been many requests for clarification of acceptable and unacceptable levels of nickel corrosion. This paper attempts to further clarify the effects of nickel corrosion on solder wetting balance test results and the resultant intermetallic formed. The study will attempt to produce level 1, level 2, and level 3 corrosion as denoted by IPC-4552 rev A and tabulate wetting balance results and congruity of intermetallic formed.

Uyemura International Corporation

Eliminating Ni Corrosion in ENIG/ENEPIG Using Reduction-Assisted Immersion Gold in Place of Standard Immersion Gold

Technical Library | 2023-01-10 20:08:36.0

Nickel corrosion in ENIG and ENEPIG is occasionally reported; when encountered at assembly it manifests as soldering failures in ENIG and wire bond lifts in ENEPIG. Although not common, it can be highly disruptive, resulting in missed deliver schedules, supply chain disruption, failure analysis investigations, and liability - all very costly.

Uyemura International Corporation

Defect-Based Test: A Key Enabler for Successful Migration to structural test

Technical Library | 1999-05-06 14:39:20.0

ntelís traditional microprocessor test methodology, based on manually generated functional tests that are applied at speed using functional testers, is facing serious challenges due to the rising cost of manual test generation and the increasing cost of high-speed testers. If current trends continue, the cost of testing a device could exceed the cost of manufacturing it. We therefore need to rely more on automatic test pattern generation (ATPG) and low-cost structural testers.

Intel Corporation

The Pin-in-Paste (or AART) Process for Odd Form and Through Hole Printed Circuit Boards

Technical Library | 2007-09-27 16:18:15.0

Considerable interest exists in the process known as the pinin- paste, or the Alternative Assembly and Reflow Technology (AART) process. The AART process allows for the simultaneous reflow of both odd-form and through hole devices as well as surface mount components. This process has several advantages over the typical mixed technology process sequence that includes wave soldering and/or hand soldering, often in addition to reflow soldering.

Universal Instruments Corporation

Characterization of Solder Defects on Package on Packages with AXI Systems for Inspection Quality Improvement

Technical Library | 2016-05-30 22:24:00.0

As a part of series of studies on X-Ray inspection technology to quantify solder defects in BGA balls, we have conducted inspection of 3 level POP package by using a new AXI that capable of 3D-CT imaging. The new results are compared with the results of earlier AXI measurements. It is found that 3D measurements offer better defect inspection quality, lower false call and escapes.

Flex (Flextronics International)

Copper Electroplating Technology for Microvia Filling

Technical Library | 2021-05-26 00:53:26.0

This paper describes a copper electroplating enabling technology for filling microvias. Driven by the need for faster, smaller and higher performance communication and electronic devices, build-up technology incorporating microvias has emerged as a viable multilayer printed circuit manufacturing technology. Increased wiring density, reduced line widths, smaller through-holes and microvias are all attributes of these High Density Interconnect (HDI) packages. Filling the microvias with conductive material allows the use of stacked vias and via in pad designs thereby facilitating additional packaging density. Other potential design attributes include thermal management enhancement and benefits for high frequency circuitry. Electrodeposited copper can be utilized for filling microvias and provides potential advantages over alternative via plugging techniques. The features, development, scale up and results of direct current (DC) and periodic pulse reverse (PPR) acid copper via filling processes, including chemistry and equipment, are described.

Rohm and Haas/Advanced Materials

Effects Of Storage Environments On The Solderability Of Nickel Palladium- Gold Finish With Pb-Based And Pb- Free Solders

Technical Library | 2022-03-02 21:26:51.0

The solderability of a nickel-palladium-gold (Ni-Pd-Au) finish on a Cu substrate was evaluated for the Pb-free solder, 95.5Sn-3.9Ag-0.6 Cu (wt.%, abbreviated Sn-Ag-Cu) and the eutectic 63Sn-37 Pb (Sn-Pb) alloy. The solder temperature was 245ºC. The flux was a rosin-based mildly activated (RMA) solution. The Ni-Pd-Au finish was tested in the as-fabricated condition as well as after exposure to one of the following accelerated storage (shelf life) regiments: (1) 33.6, 67.2, or 336 hours in the Battelle Class 2 flowing gas environment or (2) 5, 16, or 24 hours of steam aging (88ºC, 90%RH).

Sandia National Laboratories

Challenges for Step Stencils with Design Guidelines for Solder Paste Printing

Technical Library | 2015-08-25 13:51:27.0

The stencil printing process is one of the most critical processes in the electronic production. Due to the requirement: "faster and smaller" it is necessary to place components with different paste volume close together without regard to solder paste printing. In our days it is no longer possible to control the solder paste volume only by adjustment of the aperture dimensions. The requirements of solder paste volumes for specific components are realized by different thicknesses of metal sheets in one stencil with so called step stencils. The step-down stencil is required when it is desirable to print fine-pitch devices using a thinner stencil foil, but print other devices using a thicker stencil foil. The paper presents the innovative technology of step-up and step-down stencils in a laser cutting and laser welding process. The step-up/step-down stencil is a special development for the adjustment of solder paste quantity, fulfilling the needs of placement and soldering. This includes the laser cutting and laser welding process as well as the resulting stencil characteristics and the potential of the printing process.

LaserJob

Nondestructive Inspection of Underfill Layers Stacked up in Ceramics-Organics-Ceramics Packages with Scanning Acoustic Tomography (SAT)

Technical Library | 2017-06-15 00:44:19.0

Ceramics packages are being used in the electronics industry to operate the devices in harsh environments. In this paper we report a study on acoustic imaging technology for nondestructively inspecting underfill layers connecting organic interposers sandwiched between two ceramics substrates.First, we inspected the samples with transmission mode of scanning acoustic tomography (SAT) system, an inspection routine usually employed in assembly lines because of its simpler interpretation criteria: flawed region blocks the acoustic wave and appears darker. In this multilayer sample, this approach does not offer the crucial information at which layer of underfill has flaws. To resolve this issue, we use C-Mode Scanning in reflection mode to image layer by layer utilizing ultrasound frequencies from 15MHz to 120MHz. Although the sample is thick and contains at least 5 internal material interfaces, we are able to identify defective underfill layer interfaces.

Flex (Flextronics International)

Estimating Recycling Return of Integrated Circuits Using Computer Vision on Printed Circuit Boards

Technical Library | 2021-06-07 19:06:32.0

The technological growth of the last decades has brought many improvements in daily life, but also concerns on how to deal with electronic waste. Electrical and electronic equipment waste is the fastest-growing rate in the industrialized world. One of the elements of electronic equipment is the printed circuit board (PCB) and almost every electronic equipment has a PCB inside it. While waste PCB (WPCB) recycling may result in the recovery of potentially precious materials and the reuse of some components, it is a challenging task because its composition diversity requires a cautious pre-processing stage to achieve optimal recycling outcomes. Our research focused on proposing a method to evaluate the economic feasibility of recycling integrated circuits (ICs) from WPCB. The proposed method can help decide whether to dismantle a separate WPCB before the physical or mechanical recycling process and consists of estimating the IC area from a WPCB, calculating the IC's weight using surface density, and estimating how much metal can be recovered by recycling those ICs. To estimate the IC area in a WPCB, we used a state-of-the-art object detection deep learning model (YOLO) and the PCB DSLR image dataset to detect the WPCB's ICs. Regarding IC detection, the best result was obtained with the partitioned analysis of each image through a sliding window, thus creating new images of smaller dimensions, reaching 86.77% mAP. As a final result, we estimate that the Deep PCB Dataset has a total of 1079.18 g of ICs, from which it would be possible to recover at least 909.94 g of metals and silicon elements from all WPCBs' ICs. Since there is a high variability in the compositions of WPCBs, it is possible to calculate the gross income for each WPCB and use it as a decision criterion for the type of pre-processing.

University of Pernambuco

  1  

george searches for Companies, Equipment, Machines, Suppliers & Information

Pillarhouse USA for Selective Soldering Needs

High Precision Fluid Dispensers
Pillarhouse USA for handload Selective Soldering Needs

Stencil Printing 101 Training Course
Best SMT Reflow Oven

World's Best Reflow Oven Customizable for Unique Applications