Technical Library: pcb trace blistering (Page 1 of 2)

New Methods of Testing PCB Traces Capacity and Fusing

Technical Library | 2011-11-25 16:07:47.0

The article presents virtual and real investigations related to current capacity and fusing of PCB traces in high power applications and is based on a scientific paper delivered by authors at SIITME 2010 in Romania. The reason of performing the research a

UPB-CETTI University of Bucharest, Center for Technological Electronics and Interconnection Techniques

A Two-Layer Board Intellectual Property to Reduce Electromagnetic Radiation

Technical Library | 2011-03-24 18:48:30.0

In this paper, a PCB layout technique is proposed to maintain ideal return paths for high-speed traces routing. Our goal is to implement and verify the digital LCD-TV in 2-layer PCB including the high-speed memory interfaces with less electromagnetic radi

MediaTek Inc.

A HDMI Design Guide For Successful High-Speed PCB Design

Technical Library | 2009-03-25 17:14:11.0

This article presents design guidelines for helping users of HDMI mux-repeaters to maximize the device's full performance through careful printed circuit board (PCB) design. We'll explain important concepts of some main aspects of high-speed PCB design with recommendations. This discussion will cover layer stack, differential traces, controlled impedance transmission lines, discontinuities, routing guidelines, reference planes, vias and decoupling capacitors.

Texas Instruments

A Novel Authentication Methodology to Detect Counterfeit PCB Using PCB Trace-Based Ring Oscillator

Technical Library | 2021-10-12 18:01:49.0

The existence of counterfeit products, e.g., integrated circuits (ICs) and printed circuit boards (PCBs), in the modern semiconductor supply chain has seriously jeopardized the security and reliability of electronic systems, and has also caused the loss of suppliers' profit and reputation. Most of existing research papers prevent or detect counterfeit IC and PCB substrate separately, without testing the PCB as a whole, and often require the assistance of external equipment. In this article, a novel ring oscillator- based PCB authentication (ROPA) methodology to detect counterfeit PCB through supply chain is proposed, which ...

Beihang University

Innovative Electroplating Processes for IC Substrates - Via Fill, Through Hole Fill, and Embedded Trench Fill

Technical Library | 2021-06-21 19:34:02.0

In this era of electronics miniaturization, high yield and low-cost integrated circuit (IC) substrates play a crucial role by providing a reliable method of high density interconnection of chip to board. In order to maximize substrate real-estate, the distance between Cu traces also known as line and space (L/S) should be minimized. Typical PCB technology consists of L/S larger than 40 µ whereas more advanced wafer level technology currently sits at or around 2 µm L/S. In the past decade, the chip size has decreased significantly along with the L/S on the substrate. The decreasing chip scales and smaller L/S distances has created unique challenges for both printed circuit board (PCB) industry and the semiconductor industry. Fan-out panel-level packaging (FOPLP) is a new manufacturing technology that seeks to bring the PCB world and IC/semiconductor world even closer. While FOPLP is still an emerging technology, the amount of high-volume production in this market space provide a financial incentive to develop innovative solutions in order to enable its ramp up. The most important performance aspect of the fine line plating in this market space is plating uniformity or planarity. Plating uniformity, trace/via top planarity, which measures how flat the top of the traces and vias are a few major features. This is especially important in multilayer processing, as nonuniformity on a lower layer can be transferred to successive layers, disrupting the device design with catastrophic consequences such as short circuits. Additionally, a non-planar surface could also result in signal transmission loss by distortion of the connecting points, like vias and traces. Therefore, plating solutions that provide a uniform, planar profile without any special post treatment are quite desirable.

MacDermid Inc.

Considerations for High Speed PCB Track Design in 10Gb/s Serial Data Transmission

Technical Library | 2009-12-09 19:28:28.0

A fundamental evaluation of a variety of approaches for designing a high-speed (10 Gb/s) serial differential electrical channel is examined. The application of the electrical interface has been simulated using HSpice software. It demonstrated how the signal quality could be affected by the use of microstrip versus stripline traces and their associated advantages and disadvantages is discussed. Example XFI channels were assembled from the simulation results to demonstrate viability of the application.

Avago Technologies

Numerical Study on New Pin Pull Test for Pad Cratering Of PCB

Technical Library | 2015-02-19 16:54:34.0

Pad cratering is an important failure mode besides crack of solder joint as it’ll pass the regular test but have impact on the long term reliability of the product. A new pin pull test method with solder ball attached and positioning the test board at an angle of 30º is employed to study the strength of pad cratering. This new method clearly reveals the failure mechanism. And a proper way to interpret the finite element analysis (FEA) result is discussed. Impact of pad dimension, width and angle of copper trace on the strength is included. Some findings not included in previous research could help to guide the design for better performance

Flex (Flextronics International)

New High-Speed 3D Surface Imaging Technology in Electronics Manufacturing Applications

Technical Library | 2020-03-26 14:55:29.0

This paper introduces line confocal technology that was recently developed to characterize 3D features of various surface and material types at sub-micron resolution. It enables automatic microtopographic 3D imaging of challenging objects that are difficult or impossible to scan with traditional methods, such as machine vision or laser triangulation.Examples of well-suited applications for line confocal technology include glossy, mirror-like, transparent and multi-layered surfaces made of metals (connector pins, conductor traces, solder bumps etc.), polymers (adhesives, enclosures, coatings, etc.), ceramics (components, substrates, etc.) and glass (display panels, etc.). Line confocal sensors operate at high speed and can be used to scan fast-moving surfaces in real-time as well as stationary product samples in the laboratory. The operational principle of the line confocal method and its strengths and limitations are discussed.Three metrology applications for the technology in electronics product manufacturing are examined: 1. 3D imaging of etched PCBs for micro-etched copper surface roughness and cross-sectional profile and width of etched traces/pads. 2. Thickness, width and surface roughness measurement of conductive ink features and substrates in printed electronics applications. 3. 3D imaging of adhesive dots and lines for shape, dimensions and volume in PCB and product assembly applications.

FocalSpec, Inc.

Dispensing: A Robust Process Solution for Shield Edge Interconnect

Technical Library | 2023-11-06 17:08:44.0

A new process has been developed for RF shielding on compact electronic communications devices using automated solder paste dispensing. The process is known as Shield Edge Interconnect (SEI). SEI designs enable parts to be processed though underfill before placing of the RF shield and allows more complete use of valuable PCB real estate to achieve reduced form factor requirements and/or for added components on products such as smartphones and tablets. The reduced form factor creates challenges for the assembly of those devices. This process, enabled by Speedline dispensing technology, relies on extremely accurate dispensing of solder paste on copper traces located along the outer edge of the PCB. The result is a robust process solution for SEI in which proprietary closed loop dispenser, pump, vision, and software technologies enable a high volume manufacturing (HVM) process.

Speedline Technologies, Inc.

RULES FOR WORKING WITH 0201s AND OTHER SMALL PARTS

Technical Library | 2023-05-02 18:50:24.0

Surface-mount PCB components are smaller than their lead-based counterparts and provide a radically higher component density. They are available in a variety of shapes and sizes designated by a series of standardized codes curated by the electronics industry. Of these PCB components, the 0201-sized are the smallest, measuring 0.024 x 0.012 in. (0.6 x 0.3 mm) – that's 70% smaller than the previous 0402 level! The 0201 components are designed to improve reliability in space-constrained applications such as portable electronics like smartphones, tablets, robotics and digital cameras, but require delicate handling during the assembly process. Given the miniaturized dimensions of an 0201 package, it is crucial that the mounting process abide by a series of guidelines regarding the design of the PCB mounting pads and solderable metallization, PCB circuit trace width, solder paste selection, package placement and overages, solder paste reflow, solder stencil screening, and final inspection. It's advisable that one review this information when procuring the services of a PCB assembler.

Advanced Assembly, LLC.

  1 2 Next

pcb trace blistering searches for Companies, Equipment, Machines, Suppliers & Information

Precision PCB Services, Inc
Precision PCB Services, Inc

Products, services, training & consulting for the assembly, rework & repair of electronic assemblies. BGA process experts. Manufacturers Rep, Distributor & Service Provider for Seamark/Zhuomao and Shuttle Star BGA Rework Stations.

Training Provider / Manufacturer's Representative / Equipment Dealer / Broker / Auctions / Consultant / Service Provider

1750 Mitchell Ave.
Oroville, CA USA

Phone: (888) 406-2830