Electronics Forum | Tue Apr 27 08:14:59 EDT 2004 | iqbal
Is anybody doing BGA soldering water clean solder. If yes how you are ensure cleaness. We have boards with Four BGA and 2000 chip and ICs.We are processing with no clean solder but we are getting bad wetting so now we are planning to switch to water
Electronics Forum | Wed Apr 28 22:35:32 EDT 2004 | davef
We can clean the blank out of LARGE BGA. [Cleaning small BGA is a whoooole nuther issue.] But before we get into that, what's the problem and its breadth? Why are you getting poor wetting? What's the story on the components, board, process materia
Electronics Forum | Wed Oct 06 08:41:42 EDT 1999 | Dave F
| | Hi, | | | | Help! Could anyone help to enlighten me on this? | | | | Question: | | | | If I have a CSP/BGA package of size X by Y and the standoff gap between the component and PCB is Z, What is the maximum allowable Y/Z or X/Z that using a n
Electronics Forum | Wed Oct 06 00:26:04 EDT 1999 | Karlin
| Hi, | | Help! Could anyone help to enlighten me on this? | | Question: | | If I have a CSP/BGA package of size X by Y and the standoff gap between the component and PCB is Z, What is the maximum allowable Y/Z or X/Z that using a normal water cl
Electronics Forum | Fri Oct 08 02:31:07 EDT 1999 | Brian
| | | | Hi, | | | | | | | | Help! Could anyone help to enlighten me on this? | | | | | | | | Question: | | | | | | | | If I have a CSP/BGA package of size X by Y and the standoff gap between the component and PCB is Z, What is the maximum allowab
Electronics Forum | Wed Oct 06 12:03:12 EDT 1999 | Graham Naisbitt
| | Hi, | | | | Help! Could anyone help to enlighten me on this? | | | | Question: | | | | If I have a CSP/BGA package of size X by Y and the standoff gap between the component and PCB is Z, What is the maximum allowable Y/Z or X/Z that using a n
Electronics Forum | Wed Oct 06 23:36:28 EDT 1999 | karlin
| | | Hi, | | | | | | Help! Could anyone help to enlighten me on this? | | | | | | Question: | | | | | | If I have a CSP/BGA package of size X by Y and the standoff gap between the component and PCB is Z, What is the maximum allowable Y/Z or X/Z
Electronics Forum | Wed Oct 06 11:40:41 EDT 1999 | Debbie Alavezos
| | Hi, | | | | Help! Could anyone help to enlighten me on this? | | | | Question: | | | | If I have a CSP/BGA package of size X by Y and the standoff gap between the component and PCB is Z, What is the maximum allowable Y/Z or X/Z that using a n
Electronics Forum | Wed Oct 06 03:58:25 EDT 1999 | Brian
| | Hi, | | | | Help! Could anyone help to enlighten me on this? | | | | Question: | | | | If I have a CSP/BGA package of size X by Y and the standoff gap between the component and PCB is Z, What is the maximum allowable Y/Z or X/Z that using a n
Electronics Forum | Mon Jun 11 22:01:30 EDT 2001 | davef
Others make good points. Consider "TP-1115 - Selection & Implementation Strategy for A Low-Residue No-Clean Process" as a starting point. Remember that in-bound components and boards can be loaded with unNC res that can turn the best implemented