Technical Library: address (Page 5 of 8)

Effect of Silicone Conformal Coating on Surface Insulation Resistance (SIR) For Printed Circuit Board Assemblies

Technical Library | 2013-04-18 16:46:42.0

Conformal coatings are considered a method of providing corrosion protection to electrical assemblies used in high-humidity or harsh environments. They are applied to PCBs for various reasons: to protect from moisture and contamination, to minimize dendritic growth, to provide stress relief, and for insulation resistance. These contribute to more durable handling, enhanced device reliability, and reduced warranty costs. Increased miniaturization of new circuit board designs requires flexible, low stress coating material to protect delicate components and fine-pitch leads. Silicone conformal coatings offer many advantages that address the general trend of ongoing PCBs designs, such as: high flexibility and low modulus to reduce stress on delicate or small components... First published in the 2012 IPC APEX EXPO technical conference proceedings.

Dow Corning Corporation

Advanced Second Level Assembly Analysis Techniques - Troubleshooting Head-In-Pillow, Opens, and Shorts with Dual Full-Field 3D Surface Warpage Data Sets/

Technical Library | 2014-08-19 16:04:28.0

SMT assembly planning and failure analysis of surface mount assembly defects often include component warpage evaluation. Coplanarity values of Integrated Circuit packages have traditionally been used to establish pass/fail limits. As surface mount components become smaller, with denser interconnect arrays, and processes such package-on-package assembly become prevalent, advanced methods using dual surface full-field data become critical for effective Assembly Planning, Quality Assurance, and Failure Analysis. A more complete approach than just measuring the coplanarity of the package is needed. Analyzing the gap between two surfaces that are constantly changing during the reflow thermal cycle is required, to effectively address the challenges of modern SMT assembly.

Akrometrix

Counterfeit Integrated Circuits: Detection, Avoidance, and the Challenges Ahead.

Technical Library | 2014-09-04 17:43:19.0

The counterfeiting of electronic components has become a major challenge in the 21st century. The electronic component supply chain has been greatly affected by widespread counterfeit incidents. A specialized service of testing, detection, and avoidance must be created to tackle the worldwide outbreak of counterfeit integrated circuits (ICs). So far, there are standards and programs in place for outlining the testing, documenting, and reporting procedures. However, there is not yet enough research addressing the detection and avoidance of such counterfeit parts. In this paper we will present, in detail, all types of counterfeits, the defects present in them, and their detection methods. We will then describe the challenges to implementing these test methods and to their effectiveness. We will present several anti-counterfeit measures to prevent this widespread counterfeiting, and we also consider the effectiveness and limitations of these anti-counterfeiting techniques.

Honeywell International

Assembly Process Feasibility of Low/No Silver Alloy Solder Paste Materials

Technical Library | 2014-10-02 20:10:07.0

Sn3.0Ag0.5Cu (SAC305) is the most popular near eutectic lead-free alloy used in the manufacturing processes. Over the last several years, the price of silver has dramatically increased driving a desire for lower silver alloy alternatives. As the results, there is a significant increase in the number of alternative low/no silver lead-free solder alloys available in the industry recently.In this paper, we'll present the performance and process capability of various low/no silver alloy solder pastes. Data from printability, wetting test, slump test, solder ball test, voiding, etc… will be discussed and compared with the control SAC305 solder paste. Benefits and concerns of using low/no silver alloy solder paste materials will also be addressed.

Flex (Flextronics International)

High Temperature Ceramic Capacitors for Deep Well Applications

Technical Library | 2015-01-22 17:32:27.0

Temperature requirements for ceramic capacitors have increased significantly with recent advances in deep-well drilling technology. Increasing demand for oil and natural gas has driven the technology to deeper and deeper deposits resulting in extreme temperature environments up to 200°C and above. A novel capacitor solution utilizing temperature-stable base-metal electrode capacitors in a molded and leaded package addresses the growing market high temperature demands of (1) capacitance stability, (2) long service life, and (3) mechanical durability. A range of high temperature C0G capacitors capable of meeting this 200°C and above high temperature environment has been developed. This paper will review the electrical, reliability, and mechanical performance of this new capacitor solution

KEMET Electronics Corporation

BVA: Molded Cu Wire Contact Solution for Very High Density Package-on- Package (PoP) Applications

Technical Library | 2015-01-28 17:39:34.0

Stacking heterogeneous semiconductor die (memory and logic) within the same package outline can be considered for less complex applications but combining the memory and processor functions in a single package has compromised test efficiency and overall package assembly yield. Separation and packaging the semiconductor functions into sections, on the other hand, has proved to be more efficient and, even though two interposers are required, more economical. The separated logic and memory sections are configured with the same uniform outline for vertical stacking (package-on-package). The most common configuration places the logic section as the base with second tier memory section soldered to a mating contact pattern. This paper addresses the primary technological challenges for reducing contact pitch and package-on-package interface technology.

Invensas Corporation

Influence of Plating Quality on Reliability of Microvias

Technical Library | 2016-05-12 16:29:40.0

Advances in miniaturized electronic devices have led to the evolution of microvias in high density interconnect (HDI) circuit boards from single-level to stacked structures that intersect multiple HDI layers. Stacked microvias are usually filled with electroplated copper. Challenges for fabricating reliable microvias include creating strong interface between the base of the microvia and the target pad, and generating no voids in the electrodeposited copper structures. Interface delamination is the most common microvia failure due to inferior quality of electroless copper, while microvia fatigue life can be reduced by over 90% as a result of large voids, according to the authors’ finite element analysis and fatigue life prediction. This paper addresses the influence of voids on reliability of microvias, as well as the interface delamination issue.

CALCE Center for Advanced Life Cycle Engineering

Long Term Thermal Reliability of Printed Circuit Board Materials

Technical Library | 2016-09-15 17:10:40.0

This paper describes the purpose, methodology, and results to date of thermal endurance testing performed at the company. The intent of this thermal aging testing is to establish long term reliability data for printed wiring board (PWB) materials for use in applications that require 20+ years (100,000+ hours) of operational life under different thermal conditions. Underwriters Laboratory (UL) testing only addresses unclad laminate (resin and glass) and not a fabricated PWB that undergoes many processing steps, includes copper and plated through holes, and has a complex mechanical structure. UL testing is based on a 5000 hour expected operation life of the electronic product. Therefore, there is a need to determine the dielectric breakdown / degradation of the composite printed circuit board material and mechanical structure over time and temperature for mission critical applications.

Amphenol Printed Circuit Board Technology

Industry 4.0 in USA: Risk

Technical Library | 2017-04-28 07:53:37.0

A major drawback to Industry 4.0 that few write about is maintenance of an industry 4.0 plant. The maintenance aspect is a much greater and immediate drawback than even the commonly known major concern of security, and the lesser concern of system integration standards. Maintenance of 4.0 systems has, and will continue to result in related huge increases in process downtime. The barriers to overcoming the maintenance/downtime drawbacks of a 4.0 system are almost insurmountable. Has the Smart Manufacturing Leadership Coalition (SMLC) addressed the maintenance paradox? “... model also demands the ability to calculate and manage risk and uncertainty within very different operating structures. ..” Continue reading in pdf or for even more see and share http://bin95.com/Industry40inUSA.htm

Business Industrial Network

NSOP Reduction for QFN RFIC Packages

Technical Library | 2017-08-31 13:43:48.0

Wire bonded packages using conventional copper leadframe have been used in industry for quite some time. The growth of portable and wireless products is driving the miniaturization of packages resulting in the development of many types of thin form factor packages and cost effective assembly processes. Proper optimization of wire bond parameters and machine settings are essential for good yields. Wire bond process can generate a variety of defects such as lifted bond, cracked metallization, poor intermetallic etc. NSOP – non-stick on pad is a defect in wire bonding which can affect front end assembly yields. In this condition, the imprint of the bond is left on the bond pad without the wire being attached. NSOP failures are costly as the entire device is rejected if there is one such failure on any bond pad. The paper presents some of the failure modes observed and the efforts to address NSOP reduction

Peregrine Semiconductor


address searches for Companies, Equipment, Machines, Suppliers & Information