Technical Library: bare board testing (Page 3 of 14)

Bare PCB inspection for Track cut, Track Short and Pad Damage using simple Image Processing Operations

Technical Library | 2021-05-06 13:48:05.0

In this paper most commonly occurring Bare PCB defects such as Track Cut, Track short and Pad Damages are detected by Image processing techniques. Reference PCB without having any defects is compared with test PCB having defects to identify the defects and x-y coordinates of the center of the defects along with radii are obtained using Difference of Gaussian method and location of the individual type of defects are marked either by similar color or different colors. Result Analysis includes time taken for the inspection of a single defect, multiple similar defects, and multiple different defects. Time taken is ranging from 1.674 to 1.714 seconds if the individual type of defects are marked by different colors and 0.670 to 0.709 seconds if all the identified defects are marked by the same colors.

Vidya Vikas Institute Of Engineering And Technology

Challenges in Bare Die Mounting

Technical Library | 2014-05-08 16:34:16.0

Bare die mounting on multi-device substrates has been in use in the microelectronics industry since the 1960s. The aerospace industry’s hybrid modules and IBM’s Solid Logic Technology were early implementations that were developed in the 1960’s. The technologies progressed on a steady level until the mid 1990’s when, with the advent of BGA packaging and chip scale packages, the microelectronics industry started a wholesale move to area array packaging. This paper outlines the challenges for both traditional wire-bond die attached to a printed wiring board (pwb), to the more recent applications of bumped die attached to a high performance substrate.

Die Products Consortium

Impact of FPC Fabrication Process on SMT Reliability

Technical Library | 2013-12-05 17:09:03.0

The functionality of electronic devices continues to increase at an extraordinary rate. Simultaneously consumers are expecting even more and in ever smaller packages. One enabler for shrinking electronics has been the flexible circuit board that allows the circuit board to fit a wide variety of shapes. Flexible printed circuits (FPC) have the capability to be very thin and can have unpackaged components directly attached using surface mount technology (SMT) and flip chip on flex technologies. Bare die can also be thinned and attached very close to the circuit board. However one caveat of high density flexible circuit boards with thin die is that they can be very fragile. The use of back side films and underfill can protect the die making circuits more robust. For underfill to work well it requires good adhesion to the circuit board which can mean that flux residues under the die normally must be removed prior to underfilling.

Starkey Hearing Technologies

Automatic PCB Defect Detection Using Image Substraction Method

Technical Library | 2013-08-08 15:23:11.0

In this project Machine Vision PCB Inspection System is applied at the first step of manufacturing, i.e., the making of bare PCB. We first compare a PCB standard image with a PCB image, using a simple subtraction algorithm that can highlight the main problem-regions. We have also seen the effect of noise in a PCB image that at what level this method is suitable to detect the faulty image. Our focus is to detect defects on printed circuit boards & to see the effect of noise. Typical defects that can be detected are over etchings (opens), under-etchings (shorts), holes etc...

Al-Falah School of Engineering and Technology

A Printed Circuit Board Inspection System With Defect Classification Capability

Technical Library | 2013-08-15 13:12:11.0

An automated visual PCB inspection is an approach used to counter difficulties occurred in human’s manual inspection that can eliminates subjective aspects and then provides fast, quantitative, and dimensional assessments. In this study, referential approach has been implemented on template and defective PCB images to detect numerous defects on bare PCBs before etching process, since etching usually contributes most destructive defects found on PCBs. The PCB inspection system is then improved by incorporating a geometrical image registration, minimum thresholding technique and median filtering in order to solve alignment and uneven illumination problem. Finally, defect classification operation is employed in order to identify the source for six types of defects namely, missing hole, pin hole, underetch, short-circuit, mousebite, and open-circuit.

Universiti Teknologi Malaysia

RELIABLE NICKEL-FREE SURFACE FINISH SOLUTION FOR HIGHFREQUENCY-HDI PCB APPLICATIONS

Technical Library | 2020-08-05 18:49:32.0

The evolution of internet-enabled mobile devices has driven innovation in the manufacturing and design of technology capable of high-frequency electronic signal transfer. Among the primary factors affecting the integrity of high-frequency signals is the surface finish applied on PCB copper pads – a need commonly met through the electroless nickel immersion gold process, ENIG. However, there are well-documented limitations of ENIG due to the presence of nickel, the properties of which result in an overall reduced performance in high-frequency data transfer rate for ENIG-applied electronics, compared to bare copper. An innovation over traditional ENIG is a nickel-less approach involving a special nano-engineered barrier designed to coat copper contacts, finished with an outermost gold layer. In this paper, assemblies involving this nickel-less novel surface finish have been subjected to extended thermal exposure, then intermetallics analyses, contact/sheet resistance comparison after every reflow cycle (up to 6 reflow cycles) to assess the prevention of copper atoms diffusion into gold layer, solder ball pull and shear tests to evaluate the aging and long-term reliability of solder joints, and insertion loss testing to gauge whether this surface finish can be used for high-frequency, high density interconnect (HDI) applications.

LiloTree

Drop Impact Reliability of Edge-bonded Lead-free Chipscale Packages

Technical Library | 2010-03-30 21:51:23.0

This paper presents the drop test reliability results for edge-bonded 0.5mm pitch lead-free chip scale packages (CSPs) on a standard JEDEC drop reliability test board.

Flex (Flextronics International)

Expanding IEEE Std 1149.1 Boundary-Scan Architecture Beyond Manufacturing Test of Printed Circuit Board Assembly

Technical Library | 2018-07-25 21:37:11.0

This paper will discuss the expanded use of boundary-scan testing beyond the typical manufacturing test to capture structural defects on a component/devices in a printed circuit board assembly (PCBA). The following topics will be discussed to demonstrate the capability of boundary-scan test system on how we can extend beyond typical manufacturing test: Boundary-scan as a complete manufacturing test system, Boundary-scan implementation during PCBA design stage, Implementation of boundary-scan beyond typical structural testing

Keysight Technologies

Development of Ultra-Multilayer Printed Circuit Board

Technical Library | 2011-01-20 19:50:30.0

This article introduces the technical development that went in to realizing an 80-layer ultra-multilayer printed circuit board, which meets the market demand for a "semiconductor test board supporting memory increases".

OKI Printed Circuits Co., Ltd.

Advanced Organic Substrate Technologies To Enable Extreme Electronics Miniaturization.

Technical Library | 2014-08-14 17:58:41.0

High reliability applications for high performance computing, military, medical and industrial applications are driving electronics packaging advancements toward increased functionality with decreasing degrees of size, weight and power (SWaP) The substrate technology selected for the electronics package is a key enabling technology towards achieving SWaP. Standard printed circuit boards (PWBs) utilize dielectric materials containing glass cloth, which can limit circuit density and performance, as well as inhibit the ability to achieve reliable assemblies with bare semiconductor die components. Ceramic substrates often used in lieu of PWBs for chip packaging have disadvantages of weight, marginal electrical performance and reliability as compared to organic technologies. Alternative materials including thin, particle-containing organic substrates, liquid crystal polymer (LCP) and microflex enable SWaP, while overcoming the limitations of PWBs and ceramic. This paper will discuss the use of these alternative organic substrate materials to achieve extreme electronics miniaturization with outstanding electrical performance and high reliability. The effect of substrate type on chip-package interaction and resulting reliability will be discussed. Microflex assemblies to achieve extreme miniaturization and atypical form factors driven by implantable and in vivo medical applications are also shown.

i3 Electronics


bare board testing searches for Companies, Equipment, Machines, Suppliers & Information

Global manufacturing solutions provider

Wave Soldering 101 Training Course
SMT spare parts - Qinyi Electronics

High Precision Fluid Dispensers
Equipment Auction Automotive Electronics Supplier - Closure of Tier-One SMT Dvision: (10) ASM & Universal SMT Lines & Feeders Equipment as-new-as 2019! Dek | Koh Young | Speedline | Vitronics | Viscom

Software programs for SMT placement and AOI Inspection machines from CAD or Gerber.
PCB Depanelizers

Low-cost, self-paced, online training on electronics manufacturing fundamentals