Technical Library: bga surface mount (Page 5 of 11)

Startling Results From Reliability Testing

Technical Library | 2009-03-13 00:27:09.0

Open product reliability testing in Stockholm, Sweden in January as part of a live production event generated some quite startling results. It was apparent that many components simply cannot handle the high reflow temperatures of a lead-free soldering process, and that many surface-mount machine suppliers are battling significant problems with QFN packages and other components that are mounting edgeways (bill boarding). However, some suppliers have achieved good results.

Mycronic Technologies AB

SMT Line Improvements for High Mix, Low Volume Electronics Manufacturing

Technical Library | 2011-08-04 19:29:53.0

This work covers two major projects aimed at increasing quality and efficiency on a high mix, low volume surface mount electronics production line. Specifically the installation of a ten zone reflow oven and an enhanced changeover method for SMT pick and

Auburn University

Modeling and Control of SMT Manufacturing Lines Using Hybrid Dynamic Systems

Technical Library | 2012-04-05 22:53:10.0

In this paper we show how hybrid control and modeling tech-niques can be put to work for solving a problem of industrial relevance in Surface Mount Technology (SMT) manufacturing. In particular, by closing the loop over the stencil printing process, we ob

Georgia Institute of Technology

Solder Preform Basics

Technical Library | 2009-12-14 20:27:54.0

Solder paste is the most recognized form of solder used in electronics assembly today. A surface mount application depends on solder paste to attach the components to the circuit board. However, solder paste may not be the only solution. This is especially true when working with through-hole components or very large devices that require more solder than can be supplied by printed solder paste. In fact, quite often a PCB involves mixed technology that requires more than one form of solder. Solder paste is used for the surface mount components and solder preforms are utilized to attach the leads on through-hole components, avoiding wave or selective soldering.

Indium Corporation

Advanced Second Level Assembly Analysis Techniques - Troubleshooting Head-In-Pillow, Opens, and Shorts with Dual Full-Field 3D Surface Warpage Data Sets/

Technical Library | 2014-08-19 16:04:28.0

SMT assembly planning and failure analysis of surface mount assembly defects often include component warpage evaluation. Coplanarity values of Integrated Circuit packages have traditionally been used to establish pass/fail limits. As surface mount components become smaller, with denser interconnect arrays, and processes such package-on-package assembly become prevalent, advanced methods using dual surface full-field data become critical for effective Assembly Planning, Quality Assurance, and Failure Analysis. A more complete approach than just measuring the coplanarity of the package is needed. Analyzing the gap between two surfaces that are constantly changing during the reflow thermal cycle is required, to effectively address the challenges of modern SMT assembly.

Akrometrix

Challenges in Bare Die Mounting

Technical Library | 2014-05-08 16:34:16.0

Bare die mounting on multi-device substrates has been in use in the microelectronics industry since the 1960s. The aerospace industry’s hybrid modules and IBM’s Solid Logic Technology were early implementations that were developed in the 1960’s. The technologies progressed on a steady level until the mid 1990’s when, with the advent of BGA packaging and chip scale packages, the microelectronics industry started a wholesale move to area array packaging. This paper outlines the challenges for both traditional wire-bond die attached to a printed wiring board (pwb), to the more recent applications of bumped die attached to a high performance substrate.

Die Products Consortium

Board-Level Thermal Cycling and Drop-Test Reliability of Large, Ultrathin Glass BGA Packages for Smart Mobile Applications

Technical Library | 2018-08-22 14:05:42.0

Glass substrates are emerging as a key alternative to silicon and conventional organic substrates for high-density and high-performance systems due to their outstanding dimensional stability, enabling sub-5-µm lithographic design rules, excellent electrical performance, and unique mechanical properties, key in achieving board-level reliability at body sizes larger than 15 × 15 mm2. This paper describes the first demonstration of the board-level reliability of such large, ultrathin glass ball grid array (BGA) packages directly mounted onto a system board, considering both their thermal cycling and drop-test performances.

Institute of Electrical and Electronics Engineers (IEEE)

Challenges on ENEPIG Finished PCBs: Gold Ball Bonding and Pad Metal Lift

Technical Library | 2017-09-07 13:56:11.0

As a surface finish for PCBs, Electroless Nickel/Electroless Palladium/Immersion Gold (ENEPIG) was selected over Electroless Nickel/Immersion Gold (ENIG) for CMOS image sensor applications with both surface mount technology (SMT) and gold ball bonding processes in mind based on the research available on-line. Challenges in the wire bonding process on ENEPIG with regards to bondability and other plating related issues are summarized.

Teledyne DALSA

A PROCEDURE TO DETERMINE HEAD-IN-PILLOW DEFECT AND ANALYSIS OF CONTRIBUTING FACTORS

Technical Library | 2020-07-02 01:14:44.0

Head-in-Pillow (HIP) defects are a growing concern in the electronics industry. These defects are usually believed to be the result of several factors, individually or in combination. Some of the major contributing factors include: surface quality of the BGA spheres, activity of the paste flux, improper placement / misalignment of the components, a non-optimal reflow profile, and warpage of the components. To understand the role of each of these factors in producing head-in-pillow defects and to find ways to mitigate them, we have developed two in-house tests.

Cookson Electronics

Control of the Underfill of Surface Mount Assemblies by Non-Destructive Techniques

Technical Library | 2016-04-28 14:43:23.0

Underfilling is a long-standing process issued from the micro-electronics that can enhance the robustness and the reliability of first or second-level interconnects for a variety of electronic applications. Its usage is currently spreading across the industry fueled by the decreasing reliability margins induced by the miniaturization and interconnect pitch reduction. (...) This paper will address the control of surface mount under filled assemblies, focusing on applicable inspection techniques and possible options to overcome their limitations.

THALES


bga surface mount searches for Companies, Equipment, Machines, Suppliers & Information

Surface Mount Technology Association (SMTA)
Surface Mount Technology Association (SMTA)

The SMTA membership is a network of professionals who build skills, share practical experience and develop solutions in electronic assembly technologies and related business operations.

Training Provider / Events Organizer / Association / Non-Profit

6600 City W Pkwy
Eden Prairie, MN USA

Phone: 952-920-7682