Technical Library: board spacing (Page 1 of 4)

Throughput vs. Wet-Out Area Study for Package on Package (PoP) Underfill Dispensing

Technical Library | 2012-12-17 22:05:22.0

Package on Package (PoP) has become a relatively common component being used in mobile electronics as it allows for saving space in the board layout due to the 3D package layout. To insure device reliability through drop tests and thermal cycling as well as for protecting proprietary programming of the device either one or both interconnect layers are typically underfilled. When underfill is applied to a PoP, or any component for that matter, there is a requirement that the board layout is such that there is room for an underfill reservoir so that the underfill material does not come in contact with surrounding components. The preferred method to dispensing the underfill material is through a jetting process that minimizes the wet out area of the fluid reservoir compared to traditional needle dispensing. To further minimize the wet out area multiple passes are used so that the material required to underfill the component is not dispensed at once requiring a greater wet out area. Dispensing the underfill material in multiple passes is an effective way to reduce the wet out area and decrease the distance that surrounding components can be placed, however, this comes with a process compromise of additional processing time in the underfill dispenser. The purpose of this paper is to provide insight to the inverse relationship that exists between the wet out area of the underfill reservoir and the production time for the underfill process.

ASYMTEK Products | Nordson Electronics Solutions

Adhesive Backed Plastic Stencils vs Mini Metal Stencils

Technical Library | 2015-08-27 15:32:16.0

Ever since there has been a widespread usage of surface mount parts, the trend of continued shrinkage of devices with ever finer pitches has continued to challenge PCB assemblers for the rework of same. Todays' pitches are commonly 0.5 to 0.4mm with packages of tiny outline sizes, 5 -10mm square, making the rework of such devices a challenge. In addition to the handling and inspection challenges comes the board density. Spacing to neighboring components continues to be compressed so the rework techniques should not damage neighboring components.

BEST Inc.

Performance of Kapton Stencils vs Stainless Steel Stencils for Prototype Printing Volumes Processes

Technical Library | 2013-07-03 10:31:54.0

It has been demonstrated in numerous pieces of work that stencil printing, one of the most complex PCB assembly processes, is one of the largest contributors to defects (Revelino et el). This complexity extends to prototype builds where a small number of boards need to be assembled quickly and reliably. Stencil printing is becoming increasingly challenging as packages shrink in size, increase in lead count and require closer lead spacing (finer pitch). Prototype SMT assembly can be further divided between industrial and commercial work and the DIYer, hobbyist or researcher groups. This second group is highly price sensitive when it comes to the materials used for the board assembly as their funds are sourced from personal or research monies as opposed to company funds. This has led to development of a lower cost SMT printing stencil made from plastic film as opposed to the more traditional stainless steel stencil used by industrial and commercial users.This study compares the performance of these two traditional materials and their respective impact on solder paste printing including efficiency and print quality.

BEST Inc.

Effect Of Board Clamping System On Solder Paste Print Quality

Technical Library | 2010-05-06 18:46:29.0

Stencil printing technology has come a long way since the early 80’s when SMT process gained importance in the electronics packaging industry. In those early days, components were fairly large, making the board design and printing process relatively simple. The current trend in product miniaturization has led to smaller and more complex board designs. This has resulted into designs with maximum area utilization of the board space. It is not uncommon, especially for hand held devices, to find components only a few millimeters from the edge of the board. The board clamping systems used in the printing process have become a significant area of concern based on the current board design trend.

Speedline Technologies, Inc.

Improving Density in Microwave Multilayer Printed Circuit Boards for Space Applications

Technical Library | 2013-11-27 16:54:01.0

The need in complexity for microwave space products such as active BFNs (Beam Forming Networks) is increasing, with a significantly growing number of amplitude / phase control points (number of beams * numbers of radiating elements). As a consequence, the RF component’s package topology is evolving (larger number of I/Os, interconnections densification ...) which directly affect the routing and architecture of the multilayer boards they are mounted on. It then becomes necessary to improve the density of these boards (...) This paper will present the work performed to achieve LCP-based high density multilayer structures, describing the different electrical and technological breadboards manufactured and tested and presenting the results obtained.

THALES

Assembly and Rework of Lead Free Package on Package Technology

Technical Library | 2012-03-22 20:40:01.0

Miniaturization continues to be a driving force in both integrated circuit packaging and printed circuit board laminate technology. In addition to decreasing component pitch (lead to lead spacing), utilization of the vertical space by stacking packages ha

Electronics

Precision Cleaning in 21st Century: New Solvent with Low Global Warming Potential

Technical Library | 2012-11-15 23:38:50.0

First published in the 2012 IPC APEX EXPO technical conference proceedings. As we progress in the 21st century, electronics manufacturing will need more and more precision. Parts will get more complex since more components have to be assembled in smaller spaces. Circuit boards and other electronic assemblies will become more densely populated; spacings between components will be shorter. This will require precision manufacturing and efficient cleaning during and post manufacturing. In addition, with population and technology progressing, larger amount of greenhouse gases will be emitted resulting in higher global warming. Intense research effort is going on to develop new generation of chemicals to address both cleaning and global warming issues. Low global warming solutions in refrigeration and as insulating agents are already in the marketplace.

Honeywell International

When to Use Flex Circuit vs. Rigid Circuit Boards

Technical Library | 2017-06-14 21:33:00.0

Flexible circuitry may be preferable to rigid circuitry in situations where space or weight is limited.

Power Design Services

Cracking Problems in Low-Voltage Chip Ceramic Capacitors

Technical Library | 2022-09-25 20:03:37.0

Cracking remains the major reason of failures in multilayer ceramic capacitors (MLCCs) used in space electronics. Due to a tight quality control of space-grade components, the probability that as manufactured capacitors have cracks is relatively low, and cracking is often occurs during assembly, handling and the following testing of the systems. Majority of capacitors with cracks are revealed during the integration and testing period, but although extremely rarely, defective parts remain undetected and result in failures during the mission. Manual soldering and rework that are often used during low volume production of circuit boards for space aggravate this situation. Although failures of MLCCs are often attributed to the post-manufacturing stresses, in many cases they are due to a combination of certain deviations in the manufacturing processes that result in hidden defects in the parts and excessive stresses during assembly and use. This report gives an overview of design, manufacturing and testing processes of MLCCs focusing on elements related to cracking problems. The existing and new screening and qualification procedures and techniques are briefly described and assessed by their effectiveness in revealing cracks. The capability of different test methods to simulate stresses resulting in cracking, mechanisms of failures in capacitors with cracks, and possible methods of selecting capacitors the most robust to manual soldering stresses are discussed.

NASA Office Of Safety And Mission Assurance

3D Assembly Process a Look at Today and Tomorrow

Technical Library | 2016-04-21 14:10:55.0

The world of electronics continues to increase functional densities on products. One of the ways to increase density of a product is to utilize more of the 3 dimensional spaces available. Traditional printed circuit boards utilize the x/y plane and many miniaturization techniques apply to the x/y space savings, such as smaller components, finer pitches, and closer component to component distances.This paper will explore the evolution of 3D assembly techniques, starting from flexible circuit technology, cavity assembly, embedded technology, 3 dimensional surface mount assembly, etc.

Flex (Flextronics International)

  1 2 3 4 Next

board spacing searches for Companies, Equipment, Machines, Suppliers & Information

SMT feeders

Easily dispense fine pitch components with ±25µm positioning accuracy.
Void Free Reflow Soldering

Software for SMT placement & AOI - Free Download.
2024 Eptac IPC Certification Training Schedule

Software programs for SMT placement and AOI Inspection machines from CAD or Gerber.
Voidless Reflow Soldering

Nozzles, Feeders, Spare Parts - Siemens, Fuji, Juki, Yamaha, etc...