Technical Library: copper via (Page 1 of 2)

Nanocopper Based Paste for Solid Copper Via Fill

Technical Library | 2016-03-03 17:25:26.0

This paper discusses a nano copper based paste for use in via filling. The company manufactures nano copper and disperses the coated nano copper into a paste in combination with micron copper. The resultant paste is injected or fills a via. The via is subsequently sintered by means of photonic sintering, or by heat in a reducing environment. The process will be accomplished in under an hour and results in filled solid copper vias.

Intrinsiq Materials Inc.

Advanced Cu Electroplating Process for Any Layer Via Fill Applications with Thin Surface Copper

Technical Library | 2019-06-26 23:21:49.0

Copper-filled micro-vias are a key technology in high density interconnect (HDI) designs that have enabled increasing miniaturization and densification of printed circuit boards for the next generation of electronic products. Compared with standard plated through holes (PTHs) copper filled vias provide greater design flexibility, improved signal performance, and can potentially help reduce layer count, thus reducing cost. Considering these advantages, there are strong incentives to optimize the via filling process. This paper presents an innovative DC acid copper via fill formulation, for VCP (Vertical Continues Plating) applications which rapidly fills vias while minimizing surface plating.

MacDermid Inc.

Ground Pours - To Pour Or Not To Pour?

Technical Library | 2011-02-17 18:03:21.0

Copper ground pours are created by filling open unused areas with copper generally on the outer layers of the board then connecting the copper fill with stitching vias to ground. Usually, small isolated areas

In-Circuit Design Pty Ltd

Advanced Thermal Management Solutions on PCBs for High Power Applications

Technical Library | 2014-11-13 19:23:50.0

With increasing power loss of electrical components, thermal performance of an assembled device becomes one of the most important quality factors in electronic packaging. Due to the rapid advances in semiconductor technology, particularly in the regime of high-power components, the temperature dependence of the long-term reliability is a critical parameter and has to be considered with highest possible care during the design phase (...) The aim of this paper is to give a short overview about standard thermal solutions like thick copper, thermal vias, plugged vias or metal core based PCBs. Furthermore, attention will be turned on the development of copper filled thermal vias in thin board constructions...

Tridonic GmbH & Co KG

Copper Electroplating Technology for Microvia Filling

Technical Library | 2021-05-26 00:53:26.0

This paper describes a copper electroplating enabling technology for filling microvias. Driven by the need for faster, smaller and higher performance communication and electronic devices, build-up technology incorporating microvias has emerged as a viable multilayer printed circuit manufacturing technology. Increased wiring density, reduced line widths, smaller through-holes and microvias are all attributes of these High Density Interconnect (HDI) packages. Filling the microvias with conductive material allows the use of stacked vias and via in pad designs thereby facilitating additional packaging density. Other potential design attributes include thermal management enhancement and benefits for high frequency circuitry. Electrodeposited copper can be utilized for filling microvias and provides potential advantages over alternative via plugging techniques. The features, development, scale up and results of direct current (DC) and periodic pulse reverse (PPR) acid copper via filling processes, including chemistry and equipment, are described.

Rohm and Haas/Advanced Materials

Pad Cratering - The Invisible Threat to the Electronics Industry

Technical Library | 2012-09-06 18:19:37.0

First published in the 2012 IPC APEX EXPO technical conference proceedings. Pad Cratering opens circuits. This occurs when the resin crack (fracture) migrates through a copper trace or via. This happens at assembly, in service or during handling. When com

Integral Technology, Inc

Via Fill and Through Hole Plating Process with Enhanced TH Microdistribution

Technical Library | 2019-07-17 17:56:34.0

The increased demand for electronic devices in recent years has led to an extensive research in the field to meet the requirements of the industry. Electrolytic copper has been an important technology in the fabrication of PCBs and semiconductors. Aqueous sulfuric acid baths are explored for filling or building up with copper structures like blind micro vias (BMV), trenches, through holes (TH), and pillar bumps. As circuit miniaturization continues, developing a process that simultaneously fills vias and plates TH with various sizes and aspect ratios, while minimizing the surface copper thickness is critical. Filling BMV and plating TH at the same time, presents great difficulties for the PCB manufactures. The conventional copper plating processes that provide good via fill and leveling of the deposit tend to worsen the throwing power (TP) of the electroplating bath. TP is defined as the ratio of the deposit copper thickness in the center of the through hole to its thickness at the surface. In this paper an optimization of recently developed innovative, one step acid copper plating technology for filling vias with a minimal surface thickness and plating through holes is presented.

MacDermid Inc.

Laser Drilling as an Alternative for Via & Microvia Drilling

Technical Library | 2024-05-16 16:06:24.0

Much like actual cities where streets and roads connect buildings together, ICs on a board are connected to each other with copper traces. And just like any metropolitan city, urban expansion tends to move vertically instead of horizontally, but instead of multi-story buildings, we get multilayer boards. Vias are copper-plated holes spanning through the different layers of a given board or panel. They are the entrance locations to the subway stations, if you will. Having those multilayer boards has enabled electronic design to minimize the size of boards immensely without compromising on the complexity.

A-Laser, Inc.

High Frequency Electrical Performance and Thermo-Mechanical Reliability of Fine-Pitch, Copper - Metallized Through-Package-Vias (TPVs) in Ultra - thin Glass Interposers

Technical Library | 2017-08-10 01:23:22.0

This paper demonstrates the high frequency performance and thermo-mechanical reliability of through vias with 25 μm diameter at 50 μm pitch in 100 μm thin glass substrates. Scaling of through via interconnect diameter and pitch has several electrical performance advantages for high bandwidth 2.5D interposers as well as mm-wave components for 5G modules.

Georgia Institute of Technology

Reliability Performance of Very Thin Printed Circuit Boards with regard to Different any Layer Manufacturing Technologies.

Technical Library | 2013-09-19 17:25:32.0

The next generation of smart phones will demand very thin multi-layer boards to reduce the product thickness again. This paper shows three different manufacturing approaches, which can be used for very thin any-layer build-ups. The technological approaches are compared on reliability level – the any-layer copper filled micro-via technology which is to be considered as state of the art technology for high end phones and the ALIVH-C/G technology that is well established in Japan. A test vehicle design featuring test coupons for comprehensive reliability test series has been defined as target application for investigation...

AT&S

  1 2 Next

copper via searches for Companies, Equipment, Machines, Suppliers & Information

Win Source Online Electronic parts

Reflow Soldering 101 Training Course
used smt parts china

Training online, at your facility, or at one of our worldwide training centers"
2024 Eptac IPC Certification Training Schedule

High Throughput Reflow Oven
2024 Eptac IPC Certification Training Schedule

World's Best Reflow Oven Customizable for Unique Applications