Technical Library: functional test system (Page 6 of 14)

Autonomous Driving - New systems to optimally apply potting media

Technical Library | 2019-10-17 08:44:01.0

There has been an increase in sealing and encapsulation applications mainly in the field of autonomous driving. Safety and assistance systems already make driving safer and more comfortable today. With increasing progress even more electronic systems will be added. The smooth functioning of computers, sensors, cameras, etc. - and thus our safety as road users - also depends on optimally applied potting media. These can be applied economically, quickly and with high quality in individual applications and are now mastered. With the changing mobility concepts, however, the prerequisites in manufacturing are changing. The requirements are often not fixed at the outset, but only develop during the course of the project. The aim here is to generate a flexible standard that enables attractive pricing and short delivery times. However, we are prepared for these developments: with our modular system consisting of scalable system modules. From this, individual processes can be taken and combined according to requirements. Our new LiquiPrep systems have recently become part of this modular system. They represent a further development of the proven A310 product family and enable reliable processing and conveying of self-levelling media. In addition to a significantly more intuitive operation, the LiquiPrep systems also offer higher performance thanks to a new, patented membrane pump and an optimized agitator. Image: Optimally applied sealants and casting materials form the basis for high quality and smooth functioning of the components.

Scheugenpflug Inc.

Good Product Quality Comes From Good Design for Test Strategies

Technical Library | 2015-12-17 17:24:17.0

Product quality can be improved through proper application of design for test (DFT) strategies. With today's shrinking product sizes and increasing functionality, it is difficult to get good test coverage of loaded printed circuit boards due to the loss of test access. Advances in test techniques, such as boundary scan, help to recover this loss of test coverage. However, many of these test techniques need to be designed into the product to be effective.This paper will discuss how to maximize the benefits of boundary scan test, including specific examples of how designers should select the right component, connect multiple boundary scan components in chains, add test access to the boundary scan TAP ports, etc. A discussion of DFT guidelines for PCB layout designers is also included. Finally, this paper will include a description of some advanced test methods used in in-circuit tests, such as vectorless test and special probing methods, which are implemented to improve test coverage on printed circuit boards with limited test access.

Agilent Technologies, Inc.

Real-Time Yield Monitoring Through ERP Systems

Technical Library | 2007-04-25 21:54:26.0

Globalization and increased competition requires an enterprise to focus on cost reduction, improved manufacturing processes and higher standards of quality. Effective yield management using Enterprise Resource Planning (ERP) systems is crucial for the success of any manufacturing organization. An ERP system provides the infrastructure for consolidating all business operations by integrating the information flow across functions, including production planning and control.

i3 Electronics

Hand Soldering, Electrical Overstress, and Electrostatic Discharge

Technical Library | 1999-05-09 13:07:16.0

This paper will give the reader a general understanding of EOS and ESD phenomena. It specifically addresses hand soldering's role in EOS and ESD and how to protect against and test for potential problems. It discusses how Metcal Systems address EOS and ESD concerns and how they differ from conventional soldering systems.

Metcal

Automated Optical Inspection Method for Light-Emitting Diode Defect Detection Using Unsupervised Generative Adversarial Neural Network

Technical Library | 2021-11-22 20:44:44.0

Many automated optical inspection (AOI) companies use supervised object detection networks to inspect items, a technique which expends tremendous time and energy to mark defectives. Therefore, we propose an AOI system which uses an unsupervised learning network as the base algorithm to simultaneously generate anomaly alerts and reduce labeling costs. This AOI system works by deploying the GANomaly neural network and the supervised network to the manufacturing system. To improve the ability to distinguish anomaly items from normal items in industry and enhance the overall performance of the manufacturing process, the system uses the structural similarity index (SSIM) as part of the loss function as well as the scoring parameters. Thus, the proposed system will achieve the requirements of smart factories in the future (Industry 4.0).

Shenzhen University

Creating Reusable Manufacturing Tests for High-Speed I/O with Synthetic Instruments

Technical Library | 2020-07-08 20:05:59.0

There is a compelling need for functional testing of high-speed input/output signals on circuit boards ranging from 1 gigabit per second (Gbps) to several hundred Gbps. While manufacturing tests such as Automatic Optical Inspection (AOI) and In-Circuit Test (ICT) are useful in identifying catastrophic defects, most high-speed signals require more scrutiny for failure modes that arise due to high-speed conditions, such as jitter. Functional ATE is seldom fast enough to measure high-speed signals and interpret results automatically. Additionally, to measure these adverse effects it is necessary to have the tester connections very close to the unit under test (UUT) as lead wires connecting the instruments can distort the signal. The solution we describe here involves the use of a field programmable gate array (FPGA) to implement the test instrument called a synthetic instrument (SI). SIs can be designed using VHDL or Verilog descriptions and "synthesized" into an FPGA. A variety of general-purpose instruments, such as signal generators, voltmeters, waveform analyzers can thus be synthesized, but the FPGA approach need not be limited to instruments with traditional instrument equivalents. Rather, more complex and peculiar test functions that pertain to high-speed I/O applications, such as bit error rate tests, SerDes tests, even USB 3.0 (running at 5 Gbps) protocol tests can be programmed and synthesized within an FPGA. By using specific-purpose test mechanisms for high-speed I/O the test engineer can reduce test development time. The synthetic instruments as well as the tests themselves can find applications in several UUTs. In some cases, the same test can be reused without any alteration. For example, a USB 3.0 bus is ubiquitous, and a test aimed at fault detection and diagnoses can be used as part of the test of any UUT that uses this bus. Additionally, parts of the test set may be reused for testing another high-speed I/O. It is reasonable to utilize some of the test routines used in a USB 3.0 test, in the development of a USB 3.1 (running at 10 Gbps), even if the latter has substantial differences in protocol. Many of the SI developed for one protocol can be reused as is, while other SIs may need to undergo modifications before reuse. The modifications will likely take less time and effort than starting from scratch. This paper illustrates an example of high-speed I/O testing, generalizes failure modes that are likely to occur in high-speed I/O, and offers a strategy for testing them with SIs within FPGAs. This strategy offers several advantages besides reusability, including tester proximity to the UUT, test modularization, standardization approaching an ATE-agnostic test development process, overcoming physical limitations of general-purpose test instruments, and utilization of specific-purpose test instruments. Additionally, test instrument obsolescence can be overcome by upgrading to ever-faster and larger FPGAs without losing any previously developed design effort. With SIs and tests scalable and upward compatible, the test engineer need not start test development for high-speed I/O from scratch, which will substantially reduce time and effort.

A.T.E. Solutions, Inc.

Make the Right Design Choices in Load Switching and Simulation in a High Current and Mechatronic Functional Test

Technical Library | 2016-02-04 19:11:47.0

In a typical mechatronic manufacturing functional test setup, actual load simulations are usually done by connecting the DUT outputs to power or ground in order to establish either a high or low side driver. Each output is connected with different load and the test will either be sequential or concurrent. At lower power levels, these can usually be managed with general purpose switches. However, when it comes to higher power levels of currents more than 5 amps, such switching and loading might pose a greater challenge. Furthermore, critically in the manufacturing line, the tradeoff between cost and test time would have a great influence on the test strategy.This paper will present some key points to design a cost effective high power switching and load management solution.

Keysight Technologies

Assembly Reliability of TSOP/DFN PoP Stack Package

Technical Library | 2018-12-12 22:20:22.0

Numerous 3D stack packaging technologies have been implemented by industry for use in microelectronics memory applications. This paper presents a reliability evaluation of a particular package-on-package (PoP) that offers a reduction in overall PCB board area requirements while allowing for increases in functionality. It utilizes standard, readily available device packaging methods in which high-density packaging is achieved by: (1) using standard "packaged" memory devices, (2) using standard 3-dimensional (3-D) interconnect assembly. The stacking approach provides a high level of functional integration in well-established and already functionally tested packages. The stack packages are built from TSOP packages with 48 leads, stacked either 2-high or 4-high, and integrated into a single dual-flat-no-lead (DFN) package.

Jet Propulsion Laboratory

Reliability of PWB Microvias for High Density Package Assembly

Technical Library | 2021-12-21 23:01:30.0

High density PWB (printed wiring board) with microvia technology is required for implementation of high density and high I/O area array packages (AAP). COTS (commercial off-the-shelf) AAP packaging technologies in high reliability versions with 1.27 mm pitch are now being considered for use in a number of NASA systems including the Space Shuttle and Mars Rovers. NASA functional system designs are requiring ever more denser AAP packages and board features, making board microvia technology very attractive for effectively routing a large number of package inputs/outputs.

NASA Office Of Safety And Mission Assurance

Manufacturers at the Crossroads: ERP or Best-of-Breed Software?

Technical Library | 2007-05-17 16:44:37.0

In the quest for quality, selecting the right Statistical Process Control (SPC) Software system doesn't boil down to a simple functional "fit-to-requirements" anymore. Once the expert domain of highly focused, independent software developers, the competitive landscape has changed dramatically with the influx of big-name ERP software providers who are aggressively promoting integrated quality modules within an all-encompassing business application framework.

Zontec, Inc.


functional test system searches for Companies, Equipment, Machines, Suppliers & Information