Technical Library: has (Page 8 of 43)

Effects Of Surface Finish On High Frequency Signal Loss Using Various Substrate Materials

Technical Library | 2021-07-06 21:24:59.0

The amount of information transferred on wireless networks has increased dramatically with the tremendous growth of mobile phones, Internet access, and hand held devices. In order to build the infrastructure needed to handle ever increasing data transfer, manufacturers of electronic devices turn to high speed, high frequency electronic signals. The need to render these electronic devices portable is another technology driver. The merge of high-frequency signals with small geometry conductive traces means that the topic of signal loss has reached a critical point in existing device production.

MacDermid, Inc.

Design Parameters Influening Reliability of CCGA Assembly; a Sensitivity Analysis

Technical Library | 2019-07-30 15:29:50.0

Area Array microelectronic packages with small pitch and large I/O counts are now widely used in microelectronics packaging. The impact of various package design and materials/process parameters on reliability has been studied through extensive literature review. Reliability of Ceramic Column Grid Array (CCGA) package assemblies has been evaluated using JPL thermal cycle test results (-50°/75°C, -55°/100°C, and -55°/125°C), as well as those reported by other investigators. A sensitivity analysis has been performed using the literature data to study the impact of design parameters and global/local stress conditions on assembly reliability. The applicability of various life-prediction models for CCGA design has been investigated by comparing model's predictions with the experimental thermal cycling data. Finite Element Method (FEM) analysis has been conducted to assess the state of the stress/strain in CCGA assembly under different thermal cycling, and to explain the different failure modes and locations observed in JPL test assemblies.

Jet Propulsion Laboratory

Effect Of Board Clamping System On Solder Paste Print Quality

Technical Library | 2010-05-06 18:46:29.0

Stencil printing technology has come a long way since the early 80’s when SMT process gained importance in the electronics packaging industry. In those early days, components were fairly large, making the board design and printing process relatively simple. The current trend in product miniaturization has led to smaller and more complex board designs. This has resulted into designs with maximum area utilization of the board space. It is not uncommon, especially for hand held devices, to find components only a few millimeters from the edge of the board. The board clamping systems used in the printing process have become a significant area of concern based on the current board design trend.

Speedline Technologies, Inc.

Avoiding the Solder Void

Technical Library | 2013-02-08 22:56:47.0

Solder voiding is present in the majority solder joints and is generally accepted when the voids are small and the total void content is minimal. X-ray methods are the predominate method for solder void analysis but this method can be quite subjective for non grid array components due to the two dimensional aspects of X-ray images and software limitations. A novel method of making a copper "sandwich" to simulate under lead and under component environs during reflow has been developed and is discussed in detail. This method has enabled quantitative solder paste void analysis for lead free and specialty paste development and process refinement. Profile and paste storage effects on voiding are discussed. Additionally an optimal design and material selection from a solder void standpoint for a heat spreader on a BCC (Bumpered Chip Carrier) has been developed and is discussed.

Heraeus

Investigation and Development of Tin-Lead and Lead-Free Solder Pastes to Reduce the Head-In-Pillow Component Soldering Defect.

Technical Library | 2014-03-06 19:04:07.0

Over the last few years, there has been an increase in the rate of Head-in-Pillow component soldering defects which interrupts the merger of the BGA/CSP component solder spheres with the molten solder paste during reflow. The issue has occurred across a broad segment of industries including consumer, telecom and military. There are many reasons for this issue such as warpage issues of the component or board, ball co-planarity issues for BGA/CSP components and non-wetting of the component based on contamination or excessive oxidation of the component coating. The issue has been found to occur not only on lead-free soldered assemblies where the increased soldering temperatures may give rise to increase component/board warpage but also on tin-lead soldered assemblies.

Christopher Associates Inc.

Solder Joint Encapsulant Adhesive POP Assembly Solution

Technical Library | 2014-05-12 09:24:11.0

With the advancement of the electronic industry, Package on package (POP) has become increasingly popular IC package for electronic devices, particularly in mobile devices due to its benefits of miniaturization, design flexibility and cost efficiency. However, there are some issues that have been reported such as SIR drop due to small gap between top and bottom components, difficulty underfilling and rework due to stacked IC components and process yield issues. Some suppliers have reported using some methods such as dipping epoxy paste or epoxy flux to address these issues, but so far, no customer has reported using these methods or materials in their mass production. In order to address these issues for POP assembly, YINCAE has successfully developed a first individual solder joint encapsulant adhesive.

YINCAE Advanced Materials, LLC.

Solder Joint Encapsulant Adhesive Pop TMV High Reliability And Low Cost Assembly Solution

Technical Library | 2014-06-02 11:03:45.0

With the advancement of the electronic industry, package on package (POP) has become increasingly popular IC package for electronic devices, particularly POP TMV (Through Mold Vials) in mobile devices due to its benefits of miniaturization, design flexibility and cost efficiency. However, there are some issues that have been reported such as SIR drop due to small gap between top and bottom components, difficulty underfilling and rework due to stacked IC components and process yield issues. Some suppliers have reported using some methods such as dipping epoxy paste or epoxy flux to address these issues, but so far no customer has reported using these methods or materials in their mass production. In order to address these issues for POP TMV assembly, YINCAE has successfully developed and commercialized the first individual solder joint encapsulant adhesive for mass production for years.

YINCAE Advanced Materials, LLC.

Predicting the Lifetime of the PCB - From Experiment to Simulation

Technical Library | 2014-09-18 16:48:26.0

Two major drivers in electronic industry are electrical and mechanical miniaturization. Both induce major changes in the material selection as well as in the design. Nevertheless, the mechanical and thermal reliability of a Printed Circuit Board (PCB) has to remain at the same high level or even increase (e.g. multiple lead-free soldering). To achieve these reliability targets, extensive testing has to be done with bare PCB as well as assembled PCB. These tests are time consuming and cost intensive. The PCBs have to be produced, assembled, tested and finally a detailed failure analysis is required to be performed.This paper examines the development of our concept and has the potential to enable the prediction of the lifetime of the PCB using accelerated testing methods and finite element simulations.

AT&S

Profiled Squeegee Blade: Rewrites the Rules for Angle of Attack

Technical Library | 2014-12-24 19:22:52.0

For centuries, the squeegee blade has been used throughout many applications for depositing viscous materials through screens and stencils to transfer images on to substrates, from cloth material to electronic circuit boards. One area of blade printing mechanics that have been reviewed many times is the angle of attack of the blade. Typically it has been tested from 45 degrees to 60 degrees to optimize the printing quality and efficiency. However, this typically ends up as a compromise, from fill characteristics (45 degrees) to print definition (60 degrees). This paper will present the revolutionary performance of the profiled squeegee blade, which has recently been developed to create a virtual multi angle of attack for unsurpassed process control for all types of stencil printing processes.

Lu-Con Technologies

Reliability of Stacked Microvia

Technical Library | 2015-05-14 15:45:45.0

The Printed Circuit Board industry has seen a steady reduction in pitch from 1.0mm to 0.4mm; a segment of the industry is even using or considering a 0.25mm pitch. This has increased the use of stacked microvias in these designs. The process of stacking microvias has been practiced for several years in handheld devices; however, the devices generally do not operate in harsh conditions. Type 1 and Type 2 microvias have been tested over the years and have been found to be very reliable. We do not have enough test data for 3 and 4 stack microvias when placed on and off buried via. The main objective of this study was to understand the reliability of 3 and 4 stack microvias placed on and off a buried via.

Firan Technology Group


has searches for Companies, Equipment, Machines, Suppliers & Information