Technical Library: high density interconnect (Page 1 of 9)

Vacuum Fluxless Reflow Technology for Fine Pitch First Level Interconnect Bumping Applications

Technical Library | 2023-01-17 17:58:36.0

Heterogeneous integration has become an important performance enabler as high-performance computing (HPC) demands continue to rise. The focus to enable heterogeneous integration scaling is to push interconnect density limit with increased bandwidth and improved power efficiency. Many different advanced packaging architectures have been deployed to increase I/O wire / area density for higher data bandwidth requirements, and to enable more effective die disaggregation. Embedded Multi-die Interconnect Bridge (EMIB) technology is an advanced, cost-effective approach to in-package high density interconnect of heterogeneous chips, providing high density I/O, and controlled electrical interconnect paths between multiple dice in a package. In emerging architectures, it is required to scale down the EMIB die bump pitch in order to further increase the die-to-die (D2D) communication bandwidth. Aa a result, bump pitch scaling poses significant challenges in the plated solder bump reflow process, e.g., bump height / coplanarity control, solder wicking control, and bump void control. It's crucial to ensure a high-quality solder bump reflow process to meet the final product reliability requirements. In this paper, a combined formic acid based fluxless and vacuum assisted reflow process is developed for fine pitch plated solder bumping application. A high-volume production (HVM) ready tool has been developed for this process.

Heller Industries Inc.

Small Volume Solder Paste Dispensing for Aerospace and Defense

Technical Library | 2023-09-07 14:38:31.0

A repeat customer specializing in high-technology interconnect, sensor, and antenna solutions, partnered with us to dispense small volumes of solder paste (Indium 10.1 SAC305 T6SG 78%m) onto backplane connectors – gold pads 0.175mm x 0.225mm. We performed a test requiring 0.200mm diameter or smaller dots to demonstrate the dispensing capability required.

GPD Global

Automated Testing with Boundary Scan

Technical Library | 2019-08-19 09:46:13.0

Boundary scan is a method for testing interconnects on printed circuit boards (PCBs) or sub-blocks inside an integrated circuit. It has rapidly become the technology of choice for building reliable high technology electronic products with a high degree of testability. Due to the low-cost and integrated circuit (IC) level access capabilities of boundary scan, its use has expanded beyond traditional board test applications into product design and service.

ACI Technologies, Inc.

Laser Direct Imaging of Tracks on PCB Covered With Laser Photoresist

Technical Library | 2008-04-15 14:43:08.0

The increasing demands for miniaturization and better functionality of electronic components and devices have a significant effect on the requirements facing the printed circuit board (PCB) industry. PCB manufactures are driving for producing high density interconnect (HDI) boards at significantly reduced cost and reduced implementation time. The interconnection complexity of the PCB is still growing and today calls for 50/50 μm or 25/25 μm technology are real. Existing technologies are unable to offer acceptable solution. Recently the Laser Direct Imaging (LDI) technology is considered as an answer for these challenges.

Unipress - Institute of High Pressure Physics of the Polish Academy of Sciences

Low Cycle Fatigue Behaviour of Multi-joint Sample in Mechanical Testing

Technical Library | 2013-03-21 21:24:49.0

This paper explores the behaviour of a copper test vehicle with multiple reflowed solder joints, which has direct relevance to ball grid arrays (BGA) and high density interconnect structures. The paper explores the relative stress conditions on the distributed joints and the sensitivity to ball joint shape... First published in the 2012 IPC APEX EXPO technical conference proceedings

National Physical Laboratory

Thermal Reliability of Laser Ablated Microvias and Standard Through-Hole Technologies as a Function of Materials and Processing

Technical Library | 2021-12-21 23:15:44.0

High Density Interconnect (HDI) technologies are being used widely in Asia and Europe in consumer electronics for portable wireless communication and computing, digital imaging, and chip packaging. Although North America lags behind in developing process capability for this technology, HDI will become a significant business segment for North America. For this to happen, the printed circuit board shops will have to become process capable in fabricating fine lines and spaces, and also be capable in forming and plating microvias.

Isola Group

The Proximity of Microvias to PTHs And Its Impact On The Reliability

Technical Library | 2007-05-09 18:26:16.0

High Density Interconnect (HDI) technology is fast becoming the enabling technology for the next generation of small portable electronic communication devices. These methods employ many different dielectrics and via fabrication technologies. In this research, the effect of the proximity of microvias to Plated Through Holes (PTHs) and its effect on the reliability of the microvias was extensively evaluated. The reliability of microvia interconnect structures was evaluated using Liquid-To-Liquid Thermal Shock (LLTS) testing (-55oC to +125oC). Comprehensive failure analysis was performed on microvias fabricated using different via fabrication technologies.

Universal Instruments Corporation

Advanced Cu Electroplating Process for Any Layer Via Fill Applications with Thin Surface Copper

Technical Library | 2019-06-26 23:21:49.0

Copper-filled micro-vias are a key technology in high density interconnect (HDI) designs that have enabled increasing miniaturization and densification of printed circuit boards for the next generation of electronic products. Compared with standard plated through holes (PTHs) copper filled vias provide greater design flexibility, improved signal performance, and can potentially help reduce layer count, thus reducing cost. Considering these advantages, there are strong incentives to optimize the via filling process. This paper presents an innovative DC acid copper via fill formulation, for VCP (Vertical Continues Plating) applications which rapidly fills vias while minimizing surface plating.

MacDermid Inc.

Copper Electroplating Technology for Microvia Filling

Technical Library | 2021-05-26 00:53:26.0

This paper describes a copper electroplating enabling technology for filling microvias. Driven by the need for faster, smaller and higher performance communication and electronic devices, build-up technology incorporating microvias has emerged as a viable multilayer printed circuit manufacturing technology. Increased wiring density, reduced line widths, smaller through-holes and microvias are all attributes of these High Density Interconnect (HDI) packages. Filling the microvias with conductive material allows the use of stacked vias and via in pad designs thereby facilitating additional packaging density. Other potential design attributes include thermal management enhancement and benefits for high frequency circuitry. Electrodeposited copper can be utilized for filling microvias and provides potential advantages over alternative via plugging techniques. The features, development, scale up and results of direct current (DC) and periodic pulse reverse (PPR) acid copper via filling processes, including chemistry and equipment, are described.

Rohm and Haas/Advanced Materials

Development of a Design & Manufacturing Environment for Reliable and Cost- Effective PCB Embedding Technology

Technical Library | 2011-10-06 13:59:04.0

The desire to have more functionality into increasingly smaller size end products has been pushing the PCB and IC Packaging industry towards High Density Interconnect (HDI) and 3D Packaging (stacked dies, embedded packaged components). Many companies in the high-end consumer electronics market place have been embedding passive chip components on inner PCB and IC Packages for a few years now. However, embedding packaged components on inner layers has remained elusive for the broader market due to lack of proper design tools and high cost of embedding components on inner layers (...) This paper will highlight several key industrialization aspects addressed in the frame of the European funded FP7 HERMES* project to build a manufacturing environment for products with embedded components. The program entered its third year and is now dealing with the manufacturing of functional demonstrators as an introduction to industrialization.

Cadence Design Systems, Inc.

  1 2 3 4 5 6 7 8 9 Next

high density interconnect searches for Companies, Equipment, Machines, Suppliers & Information