Technical Library: interconnections (Page 2 of 9)

An Innovative Reliability Solution to Interconnect of Flexible/Rigid Substrates

Technical Library | 2016-01-12 11:03:35.0

With the pitch size of interconnect getting finer and finer, the bonding strength between flexible and rigid (e.g. PCB, ceramic) substrates becomes a serious issue because it is not strong enough to meet the customer’s requirement. Capillary underfill has been used to enhance the bonding strength between flexible and rigid substrates, but the enhancement is very limited, particularly for high temperature application. The bonding strength of underfilled flexible/rigid interconnect is dramatically decreased after being used at 180◦C, and the interconnects are weakened by the internal stress caused by the expansion of underfill at high temperatures. In order to resolve reliability issues of the interconnect between flexible/rigid substrates, solder joint encapsulant was implemented into the thermal compression bonding process, which was used to manufacture the interconnect between flexible/rigid substrates. Compared to the traditional process, the strength of the interconnect was doubled and the reliability was significantly improved in high temperature application.

YINCAE Advanced Materials, LLC.

An Experimental and Computational Study of the Current Carrying Capacity of High Performance PWB Interconnections

Technical Library | 2009-01-01 16:37:38.0

Recent technology advancement has enabled enhancement in PWB electrical performance and wiring density. These innovations have taken the form of improved materials, novel PWB interconnect structures, and manufacturing technology. One such advancement is Z-axis conductive interconnect. The Z-interconnect technology involves building mini-substrates of 2 or 3 layers each, then assembling several mini-substrates together using conductive paste.

i3 Electronics

Temperature Cycling and Fatigue in Electronics

Technical Library | 2020-01-01 17:06:52.0

The majority of electronic failures occur due to thermally induced stresses and strains caused by excessive differences in coefficients of thermal expansion (CTE) across materials.CTE mismatches occur in both 1st and 2nd level interconnects in electronics assemblies. 1st level interconnects connect the die to a substrate. This substrate can be underfilled so there are both global and local CTE mismatches to consider. 2nd level interconnects connect the substrate, or package, to the printed circuit board (PCB). This would be considered a "board level" CTE mismatch. Several stress and strain mitigation techniques exist including the use of conformal coating.

DfR Solutions

Using Flexible Circuits as an Electronic Interconnection... Do's and Don'ts

Technical Library | 2011-11-16 22:11:58.0

Flexible Circuits are proven, reliable interconnect solutions for many of today's electronic packages. This article gives some general guidelines in terms of "dos" and "don'ts" that will help the engineer or designer make better decisions when using flex

All Flex Flexible Circuits, LLC

Influence of Nanoparticles, Low Melting Point (LMP) Fillers, and Conducting Polymers on Electrical, Mechanical, and Reliability Performance of Micro-Filled Conducting Adhesives for Z-Axis Interconnections

Technical Library | 2007-11-01 17:16:07.0

This paper discusses micro-filled epoxy-based conducting adhesives modified with nanoparticles, conducting polymers, and low melting point (LMP) fillers for z-axis interconnections, especially as they relate to package level fabrication, integration,

i3 Electronics

Conductive Adhesives: TheWay Forward

Technical Library | 2010-11-04 19:56:25.0

Conductive Adhesives represent an intrinsically clean, simple and logical solution for a myriad of electrical interconnect challenges. Adhesives not only provide a "lead-free", "no clean" alternative to solder, these highly compatible materials offer viab

Cookson Electronics

Assessment of Residual Damage in Leadfree Electronics Subjected to Multiple Thermal Environments of Thermal Aging and Thermal Cycling

Technical Library | 2010-10-21 00:43:34.0

Electronic systems are often stored for long periods prior to deployment in the intended environment. Aging has been previously shown to effect the reliability and constitutive behavior of second-level leadfree interconnects.

Auburn University

Optimizing BNC PCB Footprint Designs for Digital Video Equipment

Technical Library | 2010-11-06 02:44:38.0

An increasing number of video equipment is running at Gigabit rates today. They are interconnected through relatively large size coaxial BNC connectors. While these connectors are in general of good quality, their performance in the equipment depends on

Samtec, Inc.

Tau White Paper

Technical Library | 2001-04-24 10:47:02.0

Board-level circuits today routinely run at speeds of 100 MHz or more and are composed of dozens of complex interacting VLSI components. To design such circuits in a timely and correct manner it is necessary to pay close attention to circuit timing early in the design cycle. At fast clock speeds, managing component and interconnect propagation delay becomes a key aspect of circuit design. It is imperative that the critical paths on a circuit and the slack available for interconnect delay consumption be identified early, and drive subsequent stages in the design flow.

Mentor Graphics

Control of the Underfill of Surface Mount Assemblies by Non-Destructive Techniques

Technical Library | 2016-04-28 14:43:23.0

Underfilling is a long-standing process issued from the micro-electronics that can enhance the robustness and the reliability of first or second-level interconnects for a variety of electronic applications. Its usage is currently spreading across the industry fueled by the decreasing reliability margins induced by the miniaturization and interconnect pitch reduction. (...) This paper will address the control of surface mount under filled assemblies, focusing on applicable inspection techniques and possible options to overcome their limitations.

THALES


interconnections searches for Companies, Equipment, Machines, Suppliers & Information

See Your 2024 IPC Certification Training Schedule for Eptac

Reflow Soldering 101 Training Course
PCB Handling Machine with CE

Stencil Printing 101 Training Course
2024 Eptac IPC Certification Training Schedule

World's Best Reflow Oven Customizable for Unique Applications