Technical Library: interfaces (Page 4 of 6)

Microspring Characterization and Flip-Chip Assembly Reliability

Technical Library | 2014-05-29 13:48:14.0

Electronics packaging based on stress-engineered spring interconnects has the potential to enable integrated IC testing, fine pitch, and compliance not readily available with other technologies. We describe new spring contacts which simultaneously achieve low resistance ( 30 μm) in dense 2-D arrays (180 ~ 180-µm pitch). Mechanical characterization shows that individual springs operate at approximately 150-µN force. Electrical measurements and simulations imply that the interface contact resistance contribution to a single contact resistance is This paper suggests that integrated testing and packaging can be performed with the springs, enabling new capabilities for markets such as multichip modules.

Institute of Electrical and Electronics Engineers (IEEE)

Boundary Scan Advanced Diagnostic Methods

Technical Library | 2013-02-14 12:54:29.0

Boundary-scan (1149.1) technology was originally developed to provide a far easier method to perform digital DC testing to detect intra-IC interconnect assembly faults, such as solder shorts and opens. Today's advanced IC technology now includes high-speed differential interfaces that include AC or DC coupling components loaded on the printed circuit assembly. Simple stuck-at-high/low test methods are not sufficient to detect all assembly fault conditions, which includes shorts, opens and missing components. Improved diagnostics requires detailed circuit analysis, predictive assembly fault simulation and more complex testing to isolate and accurately detect all possible assembly faults... First published in the 2012 IPC APEX EXPO technical conference proceedings

Agilent Technologies, Inc.

BVA: Molded Cu Wire Contact Solution for Very High Density Package-on- Package (PoP) Applications

Technical Library | 2015-01-28 17:39:34.0

Stacking heterogeneous semiconductor die (memory and logic) within the same package outline can be considered for less complex applications but combining the memory and processor functions in a single package has compromised test efficiency and overall package assembly yield. Separation and packaging the semiconductor functions into sections, on the other hand, has proved to be more efficient and, even though two interposers are required, more economical. The separated logic and memory sections are configured with the same uniform outline for vertical stacking (package-on-package). The most common configuration places the logic section as the base with second tier memory section soldered to a mating contact pattern. This paper addresses the primary technological challenges for reducing contact pitch and package-on-package interface technology.

Invensas Corporation

Novel Pogo-Pin Socket Design for Automated Low Signal Linearity Testing of CT Detector Sensor

Technical Library | 2019-01-30 21:20:47.0

Due to the arrayed nature of the Computed Tomography (CT) Detector, high density area array interconnect solutions are critical to the functionality of the CT detector module. Specifically, the detector module sensor element, hereby known as the Multi-chip module (MCM), has a 544 position BGA area array pattern that requires precise test stimulation. A novel pogo-pin block array and corresponding motorized test socket has been designed to stimulate the MCM and acquire full functional test data. (...) This paper and presentation will focus on the socket design challenges and also key learnings from the design that can be applied to general test systems, including reliability testing. The secondary focus will be on the overall data collection and graphical user interface for the test equipment.

General Electric

ADVANCED BORON NITRIDE EPOXY FORMULATIONS EXCEL IN THERMAL MANAGEMENT APPLICATIONS

Technical Library | 2020-10-14 14:33:36.0

Epoxy based adhesives are prevalent interface materials for all levels of electronic packaging. One reason for their widespread success is their ability to accept fillers. Fillers allow the adhesive formulator to tailor the electrical and thermal properties of a given epoxy. Silver flake allow the adhesive to be both electrically conductive and thermally conductive. For potting applications, heat sinking, and general encapsulation where high electrical isolation is required, aluminum oxide has been the filler of choice. Today, advanced Boron Nitride filled epoxies challenge alternative thermal interface materials like silicones, greases, tapes, or pads. The paper discusses key attributes for designing and formulating advanced thermally conductive epoxies. Comparisons to other common fillers used in packaging are made. The filler size, shape and distribution, as well as concentration in the resin, will determine the adhesive viscosity and rheology. Correlation's between Thermal Resistance calculations and adhesive viscosity are made. Examples are shown that determination of thermal conductivity values in "bulk" form, do not translate into actual package thermal resistance. Four commercially available thermally conductive adhesives were obtained for the study. Adhesives were screened by shear strength measurements, Thermal Cycling ( -55 °C to 125 °C ) Resistance, and damp heat ( 85 °C / 85 %RH ) resistance. The results indicate that low modulus Boron Nitride filled epoxies are superior in formulation and design. Careful selection of stress relief agents, filler morphology, and concentration levels are critical choices the skilled formulator must make. The advantages and limitations of each are discussed and demonstrated.

Epoxy Technology, Inc.

Techniques for Selective Soldering High Thermal Mass and Fine-Pitch Components

Technical Library | 2022-08-08 15:06:06.0

Selective soldering has evolved to become a standard production process within the electronics assembly industry, and now accommodates a wide variety of through-hole component formats in numerous applications. Most through-hole components can be easily soldered with the selective soldering process without difficulty however some types of challenging components require additional attention to ensure that optimum quality is maintained. Several high thermal mass components can place demands on the selective soldering process, while the use of specialized solder fixtures, or solder pallets, often places additional thermal demand on the preheating process. Fine-pitch through-hole components and connectors place a different set of demands on the selective soldering process and typically require special attention to lead projection and traverse speed to minimize bridging between adjacent pins. Dual in-line memory module (DIMM) connectors, compact peripheral component interface (cPCI) connectors, coax connectors and other high thermal mass components as well as fine-pitch microconnectors, can present challenges when soldered into backplanes or multilayer printed circuit board assemblies. Adding to this challenge, compact peripheral component interface connectors can present additional solderability issues because of their beryllium copper base metal pins. Key Terms: Selective soldering, drop-jet fluxing, sustained preheating, flux migration, adjacent clearance, lead-to-hole aspect ratio, lead projection, thermal reliefs, gold embrittlement, solderability testing.

Hentec Industries, Inc. (RPS Automation)

New Requirements for SIR Measurement

Technical Library | 2015-02-27 16:46:30.0

During the last period of newly assembled electrical devices (pcbs), new component types like LGA and QFN were also qualified as well as smaller passive components with reliability requirements based on the automotive and industrial industry. In the narrow gaps under components, residues can accumulate more by the capillary forces. This is not that much a surface resistance than an interface issue. Also that the flux residues under such types of components creates interaction with the solder resists from the pcb, as well as the component body was not completely described in the standard SIR measurement. On the other hand also, electrical influence with higher voltage creates new terms and conditions, in particular the combination of power and logic in such devices. The standard SIR measurement cannot analyze those combinations.The paper will discuss the requirements for a measurement process, and will give results. The influences of the pcb and component quality will also be discussed. Furthermore it will describe requirements for nc solder paste to increase the chemical/thermical/electrical reliability for whole devices

Heraeus

Where PCBs and Printed Electronics Meet

Technical Library | 2016-07-14 18:21:29.0

Printed Circuit Boards (PCBs) and Printed Electronics (PE) both describe conductor/substrate combinations that make connections. Both PCB and PE technologies have been in use for a long time in one form or another with PCBs currently the standard for complex, high speed electronics and PE for user interface, complex form factor or other film based applications. New and innovative applications create the opportunity for promising structures. Taking advantage of the PCB shop's capability as well as the material set can help create these structures and indeed PE materials can find use in more traditional PCBs. New materials and new uses of existing materials open up many possibilities in electronic interconnecting structures. PCB manufacturers have a complex manufacturing infrastructure, well suited for both additive and subtractive conductor processing. While built around rigid material processing (flex PCB being the exception), there are opportunities for PE substrate processing. As electronics devices are applied to more and more parts of our lives, we need to continually push for better solutions. Fit, function, manufacturability, and cost are all important considerations. Crossing the PCB/PE boundary is a way to meet the challenge.

INSULECTRO

Semi-Additive Process for Low Loss Build-Up Material in High Frequency Signal Transmission Substrates

Technical Library | 2018-04-18 23:55:01.0

Higher functionality, higher performance and higher reliability with smaller real estate are the mantras of any electronic device and the future guarantees more of the same. In order to achieve the requirements of these devices, designs must incorporate fine line and via pitch while maintain good circuitry adhesion at a smooth plating-resin interface to improve signal integrity. The Semi-Additive Process (SAP) is a production-proven method used on low dielectric loss tangent (Df) build-up materials that enables the manufacture of ultra-fine circuitry. (...) This paper will discuss a new SAP process for low loss build-up materials with low desmear roughness (Ra= 40-100 nm) and excellent adhesion (610-680 gf/cm) at various processing conditions. Along with the process flow, the current work will also present results and a discussion regarding characterization on the morphology and composition of resin and/or metal plating surfaces using scanning electron microscopy (SEM) and energy dispersive X-ray spectroscopy (EDX), surface roughness analysis, plating-resin adhesion evaluation from 90o peel tests

MacDermid Inc.

Controlling Moisture in Printed Circuit Boards

Technical Library | 2019-05-01 23:18:27.0

Moisture can accelerate various failure mechanisms in printed circuit board assemblies. Moisture can be initially present in the epoxy glass prepreg, absorbed during the wet processes in printed circuit board manufacturing, or diffuse into the printed circuit board during storage. Moisture can reside in the resin, resin/glass interfaces, and micro-cracks or voids due to defects. Higher reflow temperatures associated with lead-free processing increase the vapor pressure, which can lead to higher amounts of moisture uptake compared to eutectic tin-lead reflow processes. In addition to cohesive or adhesive failures within the printed circuit board that lead to cracking and delamination, moisture can also lead to the creation of low impedance paths due to metal migration, interfacial degradation resulting in conductive filament formation, and changes in dimensional stability. Studies have shown that moisture can also reduce the glass-transition temperature and increase the dielectric constant, leading to a reduction in circuit switching speeds and an increase in propagation delay times. This paper provides an overview of printed circuit board fabrication, followed by a brief discussion of moisture diffusion processes, governing models, and dependent variables. We then present guidelines for printed circuit board handling and storage during various stages of production and fabrication so as to mitigate moisture-induced failures.

CALCE Center for Advanced Life Cycle Engineering


interfaces searches for Companies, Equipment, Machines, Suppliers & Information