Technical Library | 2020-02-19 23:12:55.0
Silver nanowires (Ag NWs) possess excellent optoelectronic properties, which have led to many technology-focused applications of transparent and flexible electronics. Many of these applications require patterning of Ag NWs into desired shapes, for which mask-based and printing-based techniques have been developed and widely used. However, there are still several limitations associated to these techniques. These limitations, such as complicated patterning procedures, limited patterning area, and compromised optical transparency, hamper the efficient fabrication of high-performance Ag NW patterns. Here, we propose a coat-and-print approach for effectively patterning Ag NWs.
Integrated Microwave Packaging Antennas and Circuits Technology (IMPACT) Lab
Technical Library | 2013-01-30 14:02:44.0
Many OEM’s require that individual wires and cables used in their products be clearly identified with a mark or label. For some, such as in the military and aerospace markets, wire and cable identification (or “wire ID”) is mandatory and the process is governed by stringent specifications, such as SAE AS50881 (formerly MIL5088L). For others, the decision to use wire ID is a voluntary one. This article will describe what type of information is typically identified on wire and cables, concepts for improved productivity, what types of systems are available and the pros and cons of each.
Technical Library | 2021-06-21 19:34:02.0
In this era of electronics miniaturization, high yield and low-cost integrated circuit (IC) substrates play a crucial role by providing a reliable method of high density interconnection of chip to board. In order to maximize substrate real-estate, the distance between Cu traces also known as line and space (L/S) should be minimized. Typical PCB technology consists of L/S larger than 40 µ whereas more advanced wafer level technology currently sits at or around 2 µm L/S. In the past decade, the chip size has decreased significantly along with the L/S on the substrate. The decreasing chip scales and smaller L/S distances has created unique challenges for both printed circuit board (PCB) industry and the semiconductor industry. Fan-out panel-level packaging (FOPLP) is a new manufacturing technology that seeks to bring the PCB world and IC/semiconductor world even closer. While FOPLP is still an emerging technology, the amount of high-volume production in this market space provide a financial incentive to develop innovative solutions in order to enable its ramp up. The most important performance aspect of the fine line plating in this market space is plating uniformity or planarity. Plating uniformity, trace/via top planarity, which measures how flat the top of the traces and vias are a few major features. This is especially important in multilayer processing, as nonuniformity on a lower layer can be transferred to successive layers, disrupting the device design with catastrophic consequences such as short circuits. Additionally, a non-planar surface could also result in signal transmission loss by distortion of the connecting points, like vias and traces. Therefore, plating solutions that provide a uniform, planar profile without any special post treatment are quite desirable.
Technical Library | 2019-02-13 13:45:11.0
Development of information and telecommunications network is outstanding in recent years, and it is required for the related equipment such as communication base stations, servers and routers, to process huge amount of data in no time. As an electrical signal becomes faster and faster, how to prevent signal delay by transmission loss is a big issue for Printed Circuit Boards (PCB) loaded on such equipments. There are two main factors as the cause of transmission loss; dielectric loss and conductor loss. To decrease the dielectric loss, materials having low dielectric constant and low loss tangent have been developed. On the other hand, reducing the surface roughness of the copper foil itself to be used or minimizing the surface roughness by modifying surface treatment process of the conductor patterns before lamination is considered to be effective in order to decrease the conductor loss. However, there is a possibility that reduction in the surface roughness of the conductor patterns will lead to the decrease in adhesion of conductor patterns to dielectric resin and result in the deterioration of reliability of PCB itself. In this paper, we will show the evaluation results of adhesion performance and electrical properties using certain type of dielectric material for high frequency PCB, several types of copper foil and several surface treatment processes of the conductor patterns. Moreover, we will indicate a technique from the aspect of surface treatment process in order to ensure reliability and, at the same time, to prevent signal delay at the signal frequency over 20 GHz.
Technical Library | 2008-09-04 17:57:24.0
In the quest for lower ESL devices, having the ESL reduced in the package is only half of the battle; connecting that device to the circuit determines how much of that low ESL appears to the circuit. For this low ESL part type, it would be a shame to take a part of 200 pH and add 2000 pH to its ESL because of via patterns on the PCB.
Technical Library | 2019-12-13 00:39:29.0
Salt spray corrosion chamber can test the ability of material and its protective layer to resist salt mist corrosion, or compare the process quality of similar protective layers, at the same time; this equipment is suitable for parts, electronic components, protective layer of metal material and other industrial products. Salt spray test is divided into neutral and acid test. What is the difference between neutral and acid in salt spray test? First, the temperature applied in the test method is different: Neutral test: a. Laboratory:35°C ±1°C, b. Saturated air drums:47°C ±1°C Acid test: a. Laboratory:50°C ±1°C, b. Saturated air drums:63°C ±1°C Second, the production material is different,neutral test chamber adoptes the traditional PVC plates, acid test chamber asopts PP sheet,which is more high temperature resistance and suits strong acid test. Third. Different test methods satisfied Neutral salt spray chamber according to GB/T 2423.17-2008, GB/T 2423.18-2000, salt spray test method and GB/T 10125-1997, GB/T 10587-2006, GB10593.2-1990, GB/T 1765-1979, GB/T 1771-2007, GB/T 12967.388, GB/T 1705.8-2008, etc. In addition to the test methods specified in the national standard, acid salt spray chamber also needs to expand the standard setting such as IEC,MIL,DIN,ASTM,IS,CNS. Last, Comparison of neutral test solutions China: NaCI distilled water solution NaCI mass concentration (50 ±5) g ≤ l pH value 6.5 ≤ 7.2 United States: distilled water solution NaCI mass concentration 5% ±1% pH value 6.5 ≤ 7.2 Germany: NaCI distilled water solution NaCI mass concentration (50 ±5) g ≤ l pH value 6.5 ≤ 7.2 Japan: NaCI distilled water solution NaCI mass concentration 5% ±1% pH pH value 6.5 ~ 7.2 France: NaCI distilled water solution NaCI mass concentration 5% pH 6.5 ≤ 7.2 https://climatechambers.com/articles&latestnews/difference-between-neutral-and-acid-salt-spray-corrosion-test.html
Technical Library | 2012-12-27 14:35:29.0
Printed Electronics is generally defined as the patterning of electronic materials, in solution form, onto flexible substrates, omitting any use of the photolithography, etching, and plating steps commonly found within the Printed Circuit Board (PCB) industry. The origins of printed electronics go back to the 1960s, and close variants of several original applications and market segments remain active today. Through the 1980s and 1990s Printed Electronic applications based on Membrane Touch Switch and Electroluminescent lighting technologies became common, and the screen printed electronic materials used then have formed the building blocks for many of the current and emerging technologies and applications... First published in the 2012 IPC APEX EXPO technical conference proceedings.
Technical Library | 2023-08-14 20:45:11.0
The partnership of Design and Manufacturing is central to the process of bringing a product to market. The impact of problems in either of these stages can increase exponentially if they go unnoticed until after the product reaches the customer. Overstress Test (tests using stresses beyond the design limit of the product) is successful at uncovering such faults in both product design and the manufacturing process and insures the overall robustness of the product. The benefits of Overstress Test include ...
Technical Library | 2021-02-17 22:13:39.0
The development of various biosensors has revolutionized the healthcare industry by providing rapid and reliable detection capability. Printed circuit board (PCB) technology has a well-established industry widely available around the world. In addition to electronics, this technology has been utilized to fabricate electrical parts, including electrodes for different biological and chemical sensors. High reproducibility achieved through long-lasting standard processes and low-cost resulting from an abundance of competitive manufacturing services makes this fabrication method a prime candidate for patterning electrodes and electrical parts of biosensors. The adoption of this approach in the fabrication of sensing platforms facilitates the integration of electronics and microfluidics with biosensors. In this review paper, the underlying principles and advances of printed board circuit technology are discussed. In addition, an overview of recent advancements in the development of PCB-based biosensors is provided. Finally, the challenges and outlook of PCB-based sensors are elaborated. doi:10.3390/bios10110159
Technical Library | 2018-10-24 18:04:12.0
Polymer Thick Film (PTF)-based printed electronics (aka Printed Electronics) has improved in durability over the last few decades and is now a proven alternative to copper circuitry in many applications once thought beyond the capability of PTF circuitry. This paper describes peak performance and areas for future improvement.State-of-the-art PTF circuitry performance includes the ability to withstand sharp crease tests, 85C/85%RH damp heat 5VDC bias aging (silver migration), auto seat durability cycling, SMT mandrel flexing, and others. The IPC/SGIA subcommittee for Standards Tests development has adopted several ASTM test methods for PTF circuitry and is actively developing needed improvements or additions. These standards are described herein. Advantages of PTF circuitry over copper include: varied conductive material compositions, lower cost and lower environmental impact. Necessary improvements include: robust integration of chip and power, higher conductivity, and fine line multi-layer patterning.