Technical Library: measuring (Page 5 of 13)

Effects of Package Warpage on Head-in-Pillow Defect

Technical Library | 2017-07-06 15:50:17.0

Head-in-pillow (HiP) is a BGA defect which happens when solder balls and paste can't contact well during reflow soldering. Package warpage was one of the major reasons for HiP formation. In this paper, package warpage was measured and simulated. It was found that the package warpage was sensitive to the thickness of inside chips. A FEM method considering viscoelastic property of mold compound was introduced to simulate package warpage. The CTE mismatch was found contributes to more than 90% of the package warpage value when reflowing at the peak temperature. A method was introduced to measure the warpage threshold, which is the smallest warpage value that may lead to HiP. The results in different atmospheres showed that the warpage threshold was 50μm larger in N2 than that in air, suggesting that under N2 atmosphere the process window for HiP defects was larger than that under air, which agreed with the experiments.

Samsung Electronics

The Impact of New Generation Chemical Treatment Systems on High Frequency Signal Integrity

Technical Library | 2019-02-20 16:35:24.0

The High Density Packaging (HDP) User Group has completed a project evaluating the high frequency loss impacts of a variety of imaged core surface treatments (bond enhancement treatments, including chemical bonding and newer low etch alternative oxides) applied just prior to press lamination. Initial high frequency Dk/Df electrical test results did not show a strong correlation with any of the methods utilized within this project to measured surface roughness. The more significant factor affecting the measured loss is the choice of pre-lamination surface treatment. Most of the new chemical treatment systems outperform the older existing systems which depend upon surface roughness techniques to promote adhesion.

Sanmina-SCI

High Yield Embedding of 30m Thin Chips in a Flexible PCB using a Photopatternable Polyimide based Ultra-Thin Chip Package (UTCP)

Technical Library | 2023-10-23 18:56:52.0

A thin chip package for off-the-shelf ICs is developed which enables the embedding of these chips into a flexible circuit board. The package consists of a copper fan-out on a polyimide substrate, in which the thinned IC (30um) is embedded. These packages are subsequently integrated in a standard flexible circuit board (FCB). A microcontroller and a proprietary DSP processor are embedded using this technology. The yield of the Ultra-Thin Chip package (UTCP) was measured before embedding in the circuit board, and reaches up to 87% for the packaged microcontrollers (MSP430 family, known-good dies). The yield on the DSP processor was measured to be 62%. After embedding in the FCB, 95% of the functional UTCP-packaged dies are still functional.

A.T.E. Solutions, Inc.

Air Flow Measurement in Electronic Systems

Technical Library | 2011-07-28 18:52:34.0

Electronic circuit boards create some of the most complex and highly three dimensional fluid flows in both air and liquid. The combination of open channel (clearance to the next card above the components) and large protrusions (components, e.g., BGAs, PQF

Advanced Thermal Solutions, Inc

How to Control Speed of Servo Motor & Anti-Interference Measures

Technical Library | 2021-12-31 01:27:08.0

A servomotor refers to the actuator to control the operation of mechanical components in the servo system and is a subsidy motor indirect transmission device. The servo motor can control speed, whose position accuracy is high, and convert voltage signal into torque and speed to drive the controlled object. A servomotor speed is controlled by the input signal, responding quickly.

OKmarts Industrial Parts Mall

The Quality and Reliability of Intel's Quarter Micron Process

Technical Library | 1999-05-07 08:48:52.0

This paper describes how the quality and reliability of Intel's products are designed, measured, modeled, and maintained. Four main reliability topics: ESD protection, electromigration, gate oxide wearout, and the modeling and management of mechanical stresses are discussed. Based on an analysis of the reliability implications of device scaling, we show how these four topics are of prime importance to component reliability...

Intel Corporation

Effects of Tg and CTE on Semiconductor Encapsulants

Technical Library | 1999-07-21 08:49:49.0

As the role of direct-chip-attachment increases in the electronics industry, the reliability and performance of COB packaging materials becomes an increasing concern. Although many factors influence component reliability, the biggest determinants of performance are often the glass transition temperature (Tg) and the coefficient of thermal expansion (CTE) of the encapsulant or underfill. This paper discusses exactly what these properties are, how they are measured, and why they are important to device-reliability.

Henkel Electronic Materials

Effects of Assebly Process Variables on Voiding at a Thermal Interface.

Technical Library | 2007-04-04 11:43:41.0

The present work offers a discussion and a first case study to identify and illustrate voiding mechanisms for a particular TIM between a heat spreader and the back of a flip chip. Pronounced differences were observed between stencil printing and dispensing in terms of initial void formation, apparently related to the specific properties of the material. Measurements of the effects of heat ramp rate and peak temperature showed the subsequent evolution and final void size distribution to be determined by the initial part of the cure profile up to the material gelling temperature.

Universal Instruments Corporation

Joule Heating Effects on the Current Carrying Capacity of an Organic Substrate for Flip-Chip Applications

Technical Library | 2009-07-22 18:33:41.0

This paper deals with the thermal effects of joule heating in a high interconnect density, thin core, buildup, organic flip chip substrate. The 440 μm thick substrate consists of a 135 μm thick core with via density of about 200 μm. The typical feature sizes in the substrate are 50 micron diameter vias is the core/buildup layers and 12 micron thick metal planes. An experimental test vehicle is powered with current and the temperature rise was measured. A numerical model was used to simulate the temperature rise in the TV.

i3 Electronics

Stencil Printing of Small Apertures

Technical Library | 2012-10-25 16:34:02.0

First published in the 2012 IPC APEX EXPO technical conference proceedings. This paper will examine stencil technologies (including Laser and Electroform), Aperture Wall coatings (including Nickel-Teflon coatings and Nano-coatings), and how these parameters influence paste transfer for miniature devices with Area Ratios less than the standard recommended lower limit of .5. A matrix of print tests will be utilized to compare paste transfer and measure the effectiveness of the different stencil configurations. Area Ratios ranging from .32 to .68 will be investigated.

Photo Stencil LLC


measuring searches for Companies, Equipment, Machines, Suppliers & Information

SMTAI 2024 - SMTA International

Reflow Soldering 101 Training Course
Potting and Encapsulation Dispensing

Wave Soldering 101 Training Course
PCB Handling Machine with CE

Software programs for SMT placement and AOI Inspection machines from CAD or Gerber.
Global manufacturing solutions provider

World's Best Reflow Oven Customizable for Unique Applications