Technical Library | 2011-01-20 19:50:30.0
This article introduces the technical development that went in to realizing an 80-layer ultra-multilayer printed circuit board, which meets the market demand for a "semiconductor test board supporting memory increases".
Technical Library | 2015-01-28 17:39:34.0
Stacking heterogeneous semiconductor die (memory and logic) within the same package outline can be considered for less complex applications but combining the memory and processor functions in a single package has compromised test efficiency and overall package assembly yield. Separation and packaging the semiconductor functions into sections, on the other hand, has proved to be more efficient and, even though two interposers are required, more economical. The separated logic and memory sections are configured with the same uniform outline for vertical stacking (package-on-package). The most common configuration places the logic section as the base with second tier memory section soldered to a mating contact pattern. This paper addresses the primary technological challenges for reducing contact pitch and package-on-package interface technology.
Technical Library | 2006-11-01 22:37:23.0
Flip Chip Plastic Ball Grid Array (FCPBGA) modules, when subjected to extreme environmental stress testing, may often reveal mechanical and electrical failure mechanisms which may not project to the field application environment. One such test can be the Deep Thermal Cycle (DTC) environmental stress which cycles from -55°C to 125°C. This “hammer” test provides the customer with a level of security for robustness, but does not typically represent conditions which a module is likely to experience during normal handling and operation.
Technical Library | 1999-05-07 10:16:31.0
This paper will describe practical aspects of a redundancy implementation on a high-volume cache memory product. Topics covered include various aspects of redundancy from a design and product engineering perspective; and present test development methods for future product implementations.
Technical Library | 2019-01-30 21:20:47.0
Due to the arrayed nature of the Computed Tomography (CT) Detector, high density area array interconnect solutions are critical to the functionality of the CT detector module. Specifically, the detector module sensor element, hereby known as the Multi-chip module (MCM), has a 544 position BGA area array pattern that requires precise test stimulation. A novel pogo-pin block array and corresponding motorized test socket has been designed to stimulate the MCM and acquire full functional test data. (...) This paper and presentation will focus on the socket design challenges and also key learnings from the design that can be applied to general test systems, including reliability testing. The secondary focus will be on the overall data collection and graphical user interface for the test equipment.
Technical Library | 2022-08-08 15:06:06.0
Selective soldering has evolved to become a standard production process within the electronics assembly industry, and now accommodates a wide variety of through-hole component formats in numerous applications. Most through-hole components can be easily soldered with the selective soldering process without difficulty however some types of challenging components require additional attention to ensure that optimum quality is maintained. Several high thermal mass components can place demands on the selective soldering process, while the use of specialized solder fixtures, or solder pallets, often places additional thermal demand on the preheating process. Fine-pitch through-hole components and connectors place a different set of demands on the selective soldering process and typically require special attention to lead projection and traverse speed to minimize bridging between adjacent pins. Dual in-line memory module (DIMM) connectors, compact peripheral component interface (cPCI) connectors, coax connectors and other high thermal mass components as well as fine-pitch microconnectors, can present challenges when soldered into backplanes or multilayer printed circuit board assemblies. Adding to this challenge, compact peripheral component interface connectors can present additional solderability issues because of their beryllium copper base metal pins. Key Terms: Selective soldering, drop-jet fluxing, sustained preheating, flux migration, adjacent clearance, lead-to-hole aspect ratio, lead projection, thermal reliefs, gold embrittlement, solderability testing.
Technical Library | 2020-11-19 20:35:26.0
Simultaneously with the first complex electronic circuits, the task of creating effective means of diagnosing and repairing them appeared. In previous decades, specialized programmable stands were used for diagnostics of serial electronic products, as well as various testers and probes for troubleshooting during their operation. But the dramatic increase in the density / cost factor, in parallel with the very rapid modification of electronic products, made programmable stands economically ineffective even in mass production. The use of traditional laboratory equipment (oscilloscopes, multimeters, etc.) requires power supply to the defective modules, which is often impossible and unsafe, since it can lead to failure of the working modules of the module. In addition, the use of this equipment requires documentation and highly qualified personnel. More automated and sophisticated signature analysis systems came to the rescue in solving this problem. A feature of these devices is that they allow you to test digital and analog assemblies without dismantling components and without supplying voltage.
Technical Library | 2018-12-12 22:20:22.0
Numerous 3D stack packaging technologies have been implemented by industry for use in microelectronics memory applications. This paper presents a reliability evaluation of a particular package-on-package (PoP) that offers a reduction in overall PCB board area requirements while allowing for increases in functionality. It utilizes standard, readily available device packaging methods in which high-density packaging is achieved by: (1) using standard "packaged" memory devices, (2) using standard 3-dimensional (3-D) interconnect assembly. The stacking approach provides a high level of functional integration in well-established and already functionally tested packages. The stack packages are built from TSOP packages with 48 leads, stacked either 2-high or 4-high, and integrated into a single dual-flat-no-lead (DFN) package.
Technical Library | 2020-05-07 03:46:27.0
The selective soldering process has evolved to become a standard production process within the electronics assembly industry, and now accommodates a wide variety of through-hole component formats in numerous applications. Most through-hole components can be easily soldered with the selective soldering process without difficulty, however some types of challenging components require additional attention to ensure optimum quality control is maintained. Several high thermal mass components can place demands on the selective soldering process, while the use of specialized solder fixtures and/or pallets often places an additional thermal demand on the preheating process. Fine-pitch through-hole components and connectors place a different set of demands on the selective soldering process and typically require special attention to lead projection and traverse speed to minimize bridging between adjacent pins. Dual in-line memory module (DIMM) connectors, compact peripheral component interface (cPCI) connectors, coax connectors and other high thermal mass components as well as fine-pitch microconnectors,can present challenges when soldered into backplanes or multilayer printed circuit board assemblies. Adding to this challenge, compact peripheral component interface connectors can present additional solderability issues due to their beryllium copper termination pins.
Technical Library | 2022-01-05 23:20:33.0
This study aims to present the characterization of five different types of printed circuit boards (PCBs) for use in future recycling processes. PCBs used: motherboards, lead free motherboards, video cards, memory and printer cards. The comminution of the circuit boards was performed using blade mills and hammer mills with 9mm and 6mm meshes, respectively. Throughout the physical processing, analysis was made with stereoscopic optics to ensure that the correct materials had been released. The pre-magnetic separation parts were given a granulometric classification followed by acid digestion and loss on ignition tests.