Technical Library: miniaturized (Page 5 of 9)

3D Assembly Process a Look at Today and Tomorrow

Technical Library | 2016-04-21 14:10:55.0

The world of electronics continues to increase functional densities on products. One of the ways to increase density of a product is to utilize more of the 3 dimensional spaces available. Traditional printed circuit boards utilize the x/y plane and many miniaturization techniques apply to the x/y space savings, such as smaller components, finer pitches, and closer component to component distances.This paper will explore the evolution of 3D assembly techniques, starting from flexible circuit technology, cavity assembly, embedded technology, 3 dimensional surface mount assembly, etc.

Flex (Flextronics International)

Best Practices Reflow Profiling for Lead-Free SMT Assembly

Technical Library | 2013-06-05 23:14:44.0

The combination of higher lead-free process temperatures, smaller print deposits, and temperature restraints on electrical components has created difficult challenges in optimizing the reflow process. Not only are the electronic components and the PWB at risk, but the ability to achieve a robust solder joint becomes difficult, especially if the PCB is thermally massive. In addition, the constant miniaturization of electronic components, hence smaller solder paste deposits, may require the use of smaller particle-sized powders (...) This paper is a summary of best practices in optimizing the reflow process to meet these challenges of higher reflow temperatures, smaller print deposits, decreased powder particle size, and their affect on the reflow process.

Indium Corporation

A Review of Corrosion and Environmental Effects on Electronics

Technical Library | 2013-08-01 13:17:44.0

Electronic industry uses a number of metallic materials in various forms. Also new materials and technology are introduced all the time for increased performance. In recent years, corrosion of electronic systems has been a significant issue. Multiplicity of materials used is one reason limiting the corrosion reliability. However, the reduced spacing between components on a printed circuit board (PCB) due to miniaturization of device is another factor that has made easy for interaction of components in corrosive environments. Presently the knowledge on corrosion issues of electronics is very limited. This paper reviews briefly the materials used in electronic systems, factors influencing corrosion, types of corrosion observed in electronics, and testing methods.

Technical University of Denmark

Fine Tuning The Stencil Manufacturing Process and Other Stencil Printing Experiments

Technical Library | 2013-11-21 12:01:11.0

Previous experimentation on a highly miniaturized and densely populated SMT assembly revealed the optimum stencil alloy and flux-repellent coating for its stencil printing process. Production implementation of the materials that were identified in the study resulted in approximately 5% print yield improvement across all assemblies throughout the operation, validating the results of the initial tests. A new set of studies was launched to focus on the materials themselves, with the purpose of optimizing their performance on the assembly line (...) Results of the prior tests are reviewed, and the new test vehicle, experimental setup and results are presented and discussed.

Shea Engineering Services

A Novel Low Temperature Fast Flow And Fast Cure Reworkable Underfill

Technical Library | 2014-04-11 16:03:15.0

In order to meet the increasing demand of device miniaturization, high speed, more memory, more function, low cost, and more flexibility in device design and manufacturing chain, underfilling has increasingly become an essential process for the good reliability of electronic devices. Filled capillary underfill has been selected for use in package-level where there is large thermal stress caused by CTE mismatch issue, but the underfill is usually not reworkable. Unfilled capillary underfill has been used for board-level application such as BGA/CSP, POP, WL-CSP where there is need for mechanical shock resistance, the underfill is usually reworkable.

YINCAE Advanced Materials, LLC.

A Low Cost Manufacturing Solution - Low Temperature Super-Fast Cure and Flow Reworkable Underfill

Technical Library | 2016-01-12 11:09:47.0

In order to meet the increasing demand of device miniaturization, high speed, more memory, more function, low cost, and more flexibility in device design and manufacturing chain, underfilling has increasingly become an essential process for the good reliability of electronic devices. Filled capillary underfill has been selected for used in package-level where there is large thermal stress caused by CTE mismatch issue, but the underfill is usually not reworkable. Unfilled capillary underfill has been used for board-level application such as BGA/CSP, POP, WL-CSP where there is need for mechanical shock resistance, the underfill is usually reworkable.

YINCAE Advanced Materials, LLC.

Wettable-Flanks: Enabler for the Use of Bottom-Termination Components in Mass Production of High-Reliability Electronic Control Units

Technical Library | 2018-05-23 12:12:43.0

Driven by miniaturization, cost reduction and tighter requirements for electrical and thermal performance, the use of lead-frame based bottom-termination components (LF-BTC) as small-outline no-leads (SON), quad-flat no leads (QFN) packages etc., is increasing. However, a major distractor for the use of such packages in high-reliability applications has been the lack of a visible solder (toe) fillet on the edge surface of the pins: because the post-package assembly singulation process typically leaves bare copper leadframe at the singulation edge, which is not protected against oxidation and thus does not easily solder-wet, a solder fillet (toe fillet) does not generally develop.

Robert Bosch LLC Automotive Electronics Division

Advanced Cu Electroplating Process for Any Layer Via Fill Applications with Thin Surface Copper

Technical Library | 2019-06-26 23:21:49.0

Copper-filled micro-vias are a key technology in high density interconnect (HDI) designs that have enabled increasing miniaturization and densification of printed circuit boards for the next generation of electronic products. Compared with standard plated through holes (PTHs) copper filled vias provide greater design flexibility, improved signal performance, and can potentially help reduce layer count, thus reducing cost. Considering these advantages, there are strong incentives to optimize the via filling process. This paper presents an innovative DC acid copper via fill formulation, for VCP (Vertical Continues Plating) applications which rapidly fills vias while minimizing surface plating.

MacDermid Inc.

Effect Of Board Clamping System On Solder Paste Print Quality

Technical Library | 2010-05-06 18:46:29.0

Stencil printing technology has come a long way since the early 80’s when SMT process gained importance in the electronics packaging industry. In those early days, components were fairly large, making the board design and printing process relatively simple. The current trend in product miniaturization has led to smaller and more complex board designs. This has resulted into designs with maximum area utilization of the board space. It is not uncommon, especially for hand held devices, to find components only a few millimeters from the edge of the board. The board clamping systems used in the printing process have become a significant area of concern based on the current board design trend.

Speedline Technologies, Inc.

Advantages of Bismuth-based Alloys for Low Temperature Pb-Free Soldering and Rework

Technical Library | 2012-12-20 14:36:09.0

The increased function of personal electronic devices, such as mobile phones and personal music devices, has driven the need for smaller and smaller active and passive components. This trend toward miniaturization, occurring at the same time as the conversion to RoHS-compliant lead-free assembly, has been a considerable challenge to the electronics assembly industry. The main reason for this is the higher reflow process temperatures required for Pb-free assembly. These higher temperatures can thermally damage the PCB and the components. In addition, the higher reflow temperatures can negatively affect the solder joint quality, especially when coupled with the smaller paste deposits required for these smaller components. If additional thermal processing is required, the risk increases even more. First Published at SMTA's International Conference on Soldering and Reliability in Toronto, May 2011

Indium Corporation


miniaturized searches for Companies, Equipment, Machines, Suppliers & Information

best pcb reflow oven

High Resolution Fast Speed Industrial Cameras.
Electronic Solutions

Reflow Soldering 101 Training Course
Global manufacturing solutions provider

Wave Soldering 101 Training Course
2024 Eptac IPC Certification Training Schedule

Software programs for SMT placement and AOI Inspection machines from CAD or Gerber.
SMT Spare Parts

Private label coffee for your company - your logo & message on each bag!