Technical Library: open solder voids (Page 4 of 7)

The Last Will And Testament of the BGA Void

Technical Library | 2015-01-05 17:38:26.0

The impact of voiding on the solder joint integrity of ball grid arrays (BGAs)/chip scale packages (CSPs) can be a topic of lengthy and energetic discussion. Detailed industry investigations have shown that voids have little effect on solder joint integrity unless they fall into specific location/geometry configurations. These investigations have focused on thermal cycle testing at 0°C-100°C, which is typically used to evaluate commercial electronic products. This paper documents an investigation to determine the impact of voids in BGA and CSP components using thermal cycle testing (-55°C to +125°C) in accordance with the IPC-9701 specification for tin/lead solder alloys. This temperature range is more typical of military and other high performance product use environments. A proposed BGA void requirement revision for the IPC-JSTD-001 specification will be extracted from the results analysis.

Rockwell Collins

Reliability Study of Bottom Terminated Components

Technical Library | 2015-07-14 13:19:10.0

Bottom terminated components (BTC) are leadless components where terminations are protectively plated on the underside of the package. They are all slightly different and have different names, such as QFN (quad flat no lead), DFN (dual flat no lead), LGA (land grid array) and MLF (micro lead-frame. BTC assembly has increased rapidly in recent years. This type of package is attractive due to its low cost and good performance like improved signal speeds and enhanced thermal performance. However, bottom terminated components do not have any leads to absorb the stress and strain on the solder joints. It relies on the correct amount of solder deposited during the assembly process for having a good solder joint quality and reliable reliability. Voiding is typically seen on the BTC solder joint, especially on the thermal pad of the component. Voiding creates a major concern on BTC component’s solder joint reliability. There is no current industry standard on the voiding criteria for bottom terminated component. The impact of voiding on solder joint reliability and the impact of voiding on the heat transfer characteristics at BTC component are not well understood. This paper will present some data to address these concerns.

Flex (Flextronics International)

Solderability after Long-Term Storage

Technical Library | 2022-03-02 20:51:50.0

The effect of long-term storage on manufacturability and reliability is an area of major concern for companies that attempt to proactively manage component availability and obsolescence. A number of issues can arise depending on the technology and storage environment. Mechanisms of concern can include solderability, stress driven diffusive voiding, kirkendahl voiding, and tin whiskering. Of all of these, solderability / wettability remains the number one challenge in longterm storage.

DfR Solutions

Inclusion Voiding in Gull Wing Solder Joints

Technical Library | 2012-08-30 21:24:29.0

This paper provides definitions of the different voiding types encountered in Gull Wing solder joint geometries. It further provides corresponding reliability data that support some level of inclusion voiding in these solder joints and identifies the final criteria being applied for certain IBM Server applications. Such acceptance criteria can be applied using various available x-ray inspection techniques on a production or sample basis. The bulk of supporting data to date has been gathered through RoHS server exempt SnPb eutectic soldering operations but it is expected to provide a reasonable baseline for pending Pb-free solder applications.

IBM Corporation

Influence of Pd Thickness on Micro Void Formation of Solder Joints in ENEPIG Surface Finish

Technical Library | 2012-12-13 21:20:05.0

First published in the 2012 IPC APEX EXPO technical conference proceedings. We investigated the micro-void formation of solder joints after reliability tests such as preconditioning (precon) and thermal cycle (TC) by varying the thickness of Palladium (Pd) in Electroless Nickel / Electroless Palladium / Immersion Gold (ENEPIG) surface finish. We used lead-free solder of Sn-1.2Ag-0.5Cu-Ni (LF35). We found multiple micro-voids of less than 10 µm line up within or above the intermetallic compound (IMC) layer. The number of micro-voids increased with the palladium (Pd) layer thickness. Our results revealed that the micro-void formation should be related to (Pd, Ni)Sn4 phase resulted from thick Pd layer. We propose that micro-voids may form due to either entrapping of volatile gas by (Pd, Ni)Sn4 or creeping of (Pd, Ni)Sn4.

Samsung Electro-Mechanics

The Morphology Evolution and Voiding of Solder Joints on QFN Central Pads with a Ni/Au Finish

Technical Library | 2012-10-18 21:58:51.0

First published in the 2012 IPC APEX EXPO technical conference proceedings. In this paper, we report on a comprehensive study regarding the morphology evolution and voiding of SnAgCu solder joints on the central pad of two different packages – QFN and an Agilent package called TOPS – on PCBs with a Ni/Au surface finish.

Agilent Technologies, Inc.

Soldering to Gold Over Nickel Surfaces

Technical Library | 1999-05-07 11:28:39.0

There are many things that can go wrong when soldering to gold plate over nickel surfaces. First of all, we know that gold and solder are not good friends, as any time solder comes into contact with gold, something seems to go wrong. Either the solder bonds to the gold and eventually pulls off as the tin and gold cross-migrate, leaving voids; or the solder completely removes the gold and is expected to bond to the metal which was under the gold.

Kester

Assessing the Effectiveness of I/O Stencil Aperture Modifications on BTC Void Reduction

Technical Library | 2018-09-26 20:33:26.0

Bottom terminated components, or BTCs, have been rapidly incorporated into PCB designs because of their low cost, small footprint and overall reliability. The combination of leadless terminations with underside ground/thermal pads have presented a multitude of challenges to PCB assemblers, including tilting, poor solder fillet formation, difficult inspection and – most notably – center pad voiding. Voids in large SMT solder joints can be difficult to predict and control due to the variety of input variables that can influence their formation. Solder paste chemistries, PCB final finishes, and reflow profiles and atmospheres have all been scrutinized, and their effects well documented. Additionally, many of the published center pad voiding studies have focused on optimizing center pad footprint and stencil aperture designs. This study focuses on I/O pad stencil modifications rather than center pad modifications. It shows a no-cost, easily implemented I/O design guideline that can be deployed to consistently and repeatedly reduce void formation on BTC-style packages.

AIM Solder

Effect of Alloy and Flux System on High Reliability Automotive Applications

Technical Library | 2017-01-05 16:55:11.0

The July 2006 implementation of ROHS exempted automotive applications from converting to lead free technology. Nine years later, all major OEM and Tier 1 automotive manufacturers have converted or are in the process of converting to lead free circuit assembly processing. Starting with SAC (SnAgCu) alloys as a baseline for lead free soldering, in the last years several specific alloys were developed in order to improve resistance to high temperature creep, vibration survival and the ability to withstand thermal cycling and thermal shock.The paper compares three different solder alloys and two flux chemistries in terms of void formation and mechanical / thermal fatigue properties. Void content and reliability data of the alloys will be presented and discussed in relation to the acceptance criteria of a Tier 1 /OEM automotive supplier. As a result, a ranking list will be presented considering the combined performance of the alloys. In order to analyze the void formation and mechanical behavior of different solder alloys and flux chemistry combinations, statistical methods are used.

MacDermid Alpha Electronics Solutions

Stencil Design For Mixed Technology Through-Hole / Smt Placement And Reflow

Technical Library | 2023-06-12 18:52:18.0

This paper will review stencil design requirements for printing solder paste around and in through-hole pads / openings. There is much interest in this procedure since full implementation allows the placement of both through-hole components as well as SMD's and the subsequent reflow of both simultaneously. This in turn eliminates the need to wave solder or hand solder through-hole components.

Photo Stencil LLC


open solder voids searches for Companies, Equipment, Machines, Suppliers & Information

Best SMT Reflow Oven

World's Best Reflow Oven Customizable for Unique Applications
Pillarhouse USA for handload Selective Soldering Needs

Training online, at your facility, or at one of our worldwide training centers"
best pcb reflow oven

Nozzles, Feeders, Spare Parts - Siemens, Fuji, Juki, Yamaha, etc...
PCB Depanelizers

Low-cost, self-paced, online training on electronics manufacturing fundamentals