Technical Library: over (Page 12 of 14)

Implementing Robust Bead Probe Test Processes into Standard Pb-Free Assembly

Technical Library | 2015-08-20 15:18:38.0

Increasing system integration and component densities continue to significantly reduce the opportunity to access nets using standard test points. Over time the size of test points has been drastically reduced (as small as 0.5 mm in diameter) but current product design parameters have created space and access limitations that remove even the option for these test points. Many high speed signal lines have now been restricted to inner layers only. Where surface traces are still available for access, bead probe technology is an option that reduces test point space requirements as well as their effects on high speed nets and distributes mechanical loading away from BGA footprints enabling test access and reducing the risk of mechanical defects associated with the concentration of ICT spring forces under BGA devices. Building on Celestica's previous work characterizing contact resistance associated with Pr-free compatible surface finishes and process chemistry; this paper will describe experimentation to define a robust process window for the implementation of bead probe and similar bump technology that is compatible with standard Pb-free assembly processes. Test Vehicle assembly process, test methods and "Design of Experiments" will be described. Bead Probe formation and deformation under use will also be presented along with selected results.

Celestica Corporation

Packaging Technology and Design Challenge for Fine Pitch Micro-Bump Cu-Pillar and BOT (Direct Bond on Substrate-Trace) Using TCNCP

Technical Library | 2015-12-02 18:32:50.0

(Thermal Compression with Non-Conductive Paste Underfill) Method.The companies writing this paper have jointly developed Copper (Cu) Pillar micro-bump and TCNCP(Thermal Compression with Non-Conductive Paste) technology over the last two+ years. The Cu Pillar micro-bump and TCNCP is one of the platform technologies, which is essentially required for 2.5D/3D chip stacking as well as cost effective SFF (small form factor) package enablement.Although the baseline packaging process methodology for a normal pad pitch (i.e. inline 50μm) within smaller chip size (i.e. 100 mm2) has been established and are in use for HVM production, there are several challenges to be addressed for further development for commercialization of finer bump pitch with larger die (i.e. ≤50μm tri-tier bond pad with the die larger than 400mm2).This paper will address the key challenges of each field, such as the Cu trace design on a substrate for robust micro-joint reliability, TCNCP technology, and substrate technology (i.e. structure, surface finish). Technical recommendations based on the lessons learned from a series of process experimentation will be provided, as well. Finally, this technology has been used for the successful launching of the company FPGA products with SFF packaging technology.

Altera Corporation

Reliability Study of Low Silver Alloy Solder Pastes

Technical Library | 2016-09-01 16:21:11.0

Sn3.0Ag0.5Cu (SAC305) is currently the most popular near eutectic lead-free alloy used in the manufacturing processes. Over the last several years, the price of silver has dramatically increased driving a desire for lower silver alloy alternatives. As a result, there is a significant increase in the number of alternative low/no silver lead-free solder alloys available in the industry recently. Our previous study showed that many alternative low silver solder paste materials had good printing and wetting performance as compared to SAC305 solder pastes. However, there is lack of information on the reliability of alternative alloy solder joints assembled using alternative low silver alloy solder pastes.In this paper, we will present the reliability study of lead-free solder joints reflowed using various lead-free alloy solder pastes after thermal cycling test (3000 cycles, 0°C to 100°C). Six different lead-free pastes were investigated. SAC305 solder joints were used as the control. Low and no silver solder pastes and a low temperature SnBiAg solder pastes were also included.

Flex (Flextronics International)

The Evolution of Surface Finishes in Mobile Phone Applications

Technical Library | 2017-02-28 12:39:50.0

During the last 5 years mobile phones and other portable consumer electronics have been extremely popular and spread all over the world in different climate zones in very high volumes. At the same time the mobile phone terminal for many people has become a necessity that is brought with them in any activity they practice. These changes in user behavior have heavily changed the impact on handheld terminals from moisture, sweat, corrosive atmospheres and mechanical drop. As a result of this the requirement to solder joint reliability, corrosion stability and wear resistance are heavily increasing to keep a high reliability of the terminal.Immersion Ni/Au has been the overall dominant surface finish on Printed Wiring Boards (PWB's) for the last 10 years, but a paradigm shift to avoid use of this thin and porous surface finish is ongoing nowadays because it can’t address these challenges in a satisfactory way.In today's handheld terminals, Organic Solder Preservative (OSP) has replaced Immersion Ni/Au on solder pads. Carbon surface finish for Key- and spring contact-pads, combined with the right concept design can make use of Immersion Ni/Au unnecessary in the near future. The result will be higher reliability with less expensive and simpler processes.This paper will discuss the various considerations for choice of surface finish and results from the feasibility studies performed.

Nokia Corporation

Nanoelectromechanical Switches for Low-Power Digital Computing

Technical Library | 2017-03-02 18:13:05.0

The need for more energy-efficient solid-state switches beyond complementary metal-oxide-semiconductor (CMOS) transistors has become a major concern as the power consumption of electronic integrated circuits (ICs) steadily increases with technology scaling. Nano-Electro-Mechanical (NEM) relays control current flow by nanometer-scale motion to make or break physical contact between electrodes, and offer advantages over transistors for low-power digital logic applications: virtually zero leakage current for negligible static power consumption; the ability to operate with very small voltage signals for low dynamic power consumption; and robustness against harsh environments such as extreme temperatures. Therefore, NEM logic switches (relays) have been investigated by several research groups during the past decade. Circuit simulations calibrated to experimental data indicate that scaled relay technology can overcome the energy-efficiency limit of CMOS technology. This paper reviews recent progress toward this goal, providing an overview of the different relay designs and experimental results achieved by various research groups, as well as of relay-based IC design principles. Remaining challenges for realizing the promise of nano-mechanical computing, and ongoing efforts to address these, are discussed.

EECS at University of California

High Reliability and High Temperature Application Solution - Solder Joint Encapsulant Paste

Technical Library | 2017-10-16 15:03:32.0

The miniaturization and advancement of electronic devices have been the driving force of design, research and development, and manufacturing in the electronic industry. However, there are some issues occurred associated with the miniaturization, for examples, warpage and reliability issues. In order to resolve these issues, a lot of research and development have been conducted in the industry and university with the target of moderate melting temperature solder alloys such as m.p. 280°C. These moderate temperature alloys have not resolve these issues yet due to the various limitations. YINCAE has been working on research and development of the materials with lower temperature soldering for higher temperature application. To meet this demand, YINCAE has developed solder joint encapsulant paste to enhance solder joint strength resulting in improving drop and thermal cycling performance to eliminate underfilling, edge bonding or corner bonding process in the board level assembly process. This solder joint encapsulant paste can be used in typical lead-free profile and after reflow the application temperature can be up to over 300C, therefore it also eliminates red glue for double side reflow process. In this paper, we will discuss the reliability such as strength of solder joints, drop test performance and thermal cycling performance using this solder joint encapsulant paste in detail.

YINCAE Advanced Materials, LLC.

Modeling And Optimizing Wire Harness Costs For Variation Complexity

Technical Library | 2018-04-25 15:54:52.0

An automotive wire harness rarely has just a single part number that can be ordered and installed in a vehicle. Typically, there are many different versions of the same harness based on the orderable content in the vehicle. These versions (often called harness levels) will have unique part numbers. The quantity of these levels and their content is what is typically called complexity and it has a significant impact on the cost of the harness.Quantifying these costs is often very difficult especially with manual methods of deriving and costing the complexity solution. Therefore, traditionally, harness costing has focused on the piece cost of each harness level. When these complexity related costs are considered it is typically with overly simplified cost modeling techniques.This paper will focus on the quantification of these complexity related costs so that they can be modeled allowing automated algorithms to optimize for these costs. A number of real world examples will be provided as well. Since no two businesses are alike, it is the aim of this paper to provide the foundational knowledge and methodology so the reader can assess their own business to model how variation complexity costs affect their business.

Mentor Graphics

Inkjet-Printed and Paper-Based Electrochemical Sensors

Technical Library | 2018-07-03 12:27:02.0

It is becoming increasingly more important to provide a low-cost point-of-care diagnostic device with the ability to detect and monitor various biological and chemical compounds. Traditional laboratories can be time-consuming and very costly. Through the combination of well-established materials and fabrication methods, it is possible to produce devices that meet the needs of many patients, healthcare and medical professionals, and environmental specialists. Existing research has demonstrated that inkjet-printed and paper-based electrochemical sensors are suitable for this application due to advantages provided by the carefully selected materials and fabrication method. Inkjet printing provides a low cost fabrication method with incredible control over the material deposition process, while paper-based substrates enable pump-free microfluidic devices due to their natural wicking ability. Furthermore, electrochemical sensing is incredibly selective and provides accurate and repeatable quantitative results without expensive measurement equipment. By merging each of these favorable techniques and materials and continuing to innovate, the production of low-cost point-of-care sensors is certainly within reach

Louisiana State University

Influence of Copper Conductor Surface Treatment for High Frequency PCB on Electrical Properties and Reliability

Technical Library | 2019-02-13 13:45:11.0

Development of information and telecommunications network is outstanding in recent years, and it is required for the related equipment such as communication base stations, servers and routers, to process huge amount of data in no time. As an electrical signal becomes faster and faster, how to prevent signal delay by transmission loss is a big issue for Printed Circuit Boards (PCB) loaded on such equipments. There are two main factors as the cause of transmission loss; dielectric loss and conductor loss. To decrease the dielectric loss, materials having low dielectric constant and low loss tangent have been developed. On the other hand, reducing the surface roughness of the copper foil itself to be used or minimizing the surface roughness by modifying surface treatment process of the conductor patterns before lamination is considered to be effective in order to decrease the conductor loss. However, there is a possibility that reduction in the surface roughness of the conductor patterns will lead to the decrease in adhesion of conductor patterns to dielectric resin and result in the deterioration of reliability of PCB itself. In this paper, we will show the evaluation results of adhesion performance and electrical properties using certain type of dielectric material for high frequency PCB, several types of copper foil and several surface treatment processes of the conductor patterns. Moreover, we will indicate a technique from the aspect of surface treatment process in order to ensure reliability and, at the same time, to prevent signal delay at the signal frequency over 20 GHz.

MEC Company Ltd.

Fill the Void IV: Elimination of Inter-Via Voiding

Technical Library | 2019-10-10 00:26:28.0

Voids are a plague to our electronics and must be eliminated! Over the last few years we have studied voiding in solder joints and published three technical papers on methods to "Fill the Void." This paper is part four of this series. The focus of this work is to mitigate voids for via in pad circuit board designs. Via holes in Quad Flat No-Lead (QFN) thermal pads create voiding issues. Gasses can come out of via holes and rise into the solder joint creating voids. Solder can also flow down into the via holes creating gaps in the solder joint. One method of preventing this is via plugging. Via holes can be plugged, capped, or left open. These via plugging options were compared and contrasted to each other with respect to voiding. Another method of minimizing voiding is through solder paste stencil design. Solder paste can be printed around the via holes with gas escape routes. This prevents gasses from via holes from being trapped in the solder joint. Several stencil designs were tested and voiding performance compared and contrasted. In many cases voiding will be reduced only if a combination of mitigation strategies are used. Recommendations for combinations of via hole plugging and stencil design are given. The aim of this paper is to help the reader to "Fill the Void."

FCT ASSEMBLY, INC.


over searches for Companies, Equipment, Machines, Suppliers & Information

Online Equipment Auction of Altronic: Small-Batch Surface Mount & Assembly Facility

High Precision Fluid Dispensers
Conductive Adhesive & Non-Conductive Adhesive Dispensing

High Throughput Reflow Oven
PCB Handling with CE

World's Best Reflow Oven Customizable for Unique Applications
Baja Bid Auction JUL 9-10, 2024

Reflow Soldering 101 Training Course