Technical Library: paste on hole (Page 2 of 4)

PCB Fabrication Processes and Their Effects on Fine Copper Barrel Cracks

Technical Library | 2015-12-23 16:57:27.0

The onset of copper barrel cracks is typically induced by the presence of manufacturing defects. In the absence of discernible manufacturing defects, the causes of copper barrel cracks in printed circuit board (PCB) plated through holes is not well understood. Accordingly, there is a need to determine what affects the onset of barrel cracks and then control those causes to mitigate their initiation.The objective of this research is to conduct a design of experiment (DOE) to determine if there is a relationship between PCB fabrication processes and the prevalence of fine barrel cracks. The test vehicle used will be a 16-layer epoxy-based PCB that has two different sized plated through holes as well as buried vias.

Raytheon

A Study on Effects of Copper Wrap Specifications on Printed Circuit Board Reliability

Technical Library | 2021-07-20 20:02:29.0

During the manufacturing of printed circuit boards (PCBs) for a Flight Project, it was found that a European manufacturer was building its boards to a European standard that had no requirement for copper wrap on the vias. The amount of copper wrap that was measured on coupons from the panel containing the boards of interest was less than the amount specified in IPC-6012 Rev B, Class 3. To help determine the reliability and usability of the boards, three sets of tests and a simulation were run. The test results, along with results of simulation and destructive physical analysis, are presented in this paper. The first experiment involved subjecting coupons from the panels supplied by the European manufacturer to thermal cycling. After 17 000 cycles, the test was stopped with no failures. A second set of accelerated tests involved comparing the thermal fatigue life of test samples made from FR4 and polyimide with varying amounts of copper wrap. Again, the testing did not reveal any failures. The third test involved using interconnect stress test coupons with through-hole vias and blind vias that were subjected to elevated temperatures to accelerate fatigue failures. While there were failures, as expected, the failures were at barrel cracks. In addition to the experiments, this paper also discusses the results of finite-element analysis using simulation software that was used to model plated-through holes under thermal stress using a steady-state analysis, also showing the main failure mode was barrel cracking. The tests show that although copper wrap was sought as a better alternative to butt joints between barrel plating and copper foil layers, manufacturability remains challenging and attempts to meet the requirements often result in features that reduce the reliability of the boards. Experimental and simulation work discussed in this paper indicate that the standard requirements for copper wrap are not contributing to the overall board reliability, although it should be added that a design with a butt joint is going to be a higher risk than a reduced copper wrap design. The study further shows that procurement requirements for wrap plating thickness from Class 3 to Class 2 would pose little risk to reliability (minimum 5 μm/0.197 mil for all via types).Experimental results corroborated by modeling indicate that the stress maxima are internal to the barrels rather than at the wrap location. In fact, the existence of Cu wrap was determined to have no appreciable effect on reliability.

NASA Office Of Safety And Mission Assurance

Effects of Package Warpage on Head-in-Pillow Defect

Technical Library | 2017-07-06 15:50:17.0

Head-in-pillow (HiP) is a BGA defect which happens when solder balls and paste can't contact well during reflow soldering. Package warpage was one of the major reasons for HiP formation. In this paper, package warpage was measured and simulated. It was found that the package warpage was sensitive to the thickness of inside chips. A FEM method considering viscoelastic property of mold compound was introduced to simulate package warpage. The CTE mismatch was found contributes to more than 90% of the package warpage value when reflowing at the peak temperature. A method was introduced to measure the warpage threshold, which is the smallest warpage value that may lead to HiP. The results in different atmospheres showed that the warpage threshold was 50μm larger in N2 than that in air, suggesting that under N2 atmosphere the process window for HiP defects was larger than that under air, which agreed with the experiments.

Samsung Electronics

Effect of Silicone Contamination on Assembly Processes

Technical Library | 2013-02-07 17:01:46.0

Silicone contamination is known to have a negative impact on assembly processes such as soldering, adhesive bonding, coating, and wire bonding. In particular, silicone is known to cause de-wetting of materials from surfaces and can result in adhesive failures. There are many sources for silicone contamination with common sources being mold releases or lubricants on manufacturing tools, offgassing during cure of silicone paste adhesives, and residue from pressure sensitive tape. This effort addresses silicone contamination by quantifying adhesive effects under known silicone contaminations. The first step in this effort identified an FT-IR spectroscopic detection limit for surface silicone utilizing the area under the 1263 cm-1 (Si-CH3) absorbance peak as a function of concentration (µg/cm2). The next step was to pre-contaminate surfaces with known concentrations of silicone oil and assess the effects on surface wetting and adhesion. This information will be used to establish guidelines for silicone contamination in different manufacturing areas within Harris Corporation... First published in the 2012 IPC APEX EXPO technical conference proceedings.

Harris Corporation

iNEMI Project on Process Development of BiSn-Based Low Temperature Solder Pastes

Technical Library | 2021-05-13 16:09:02.0

The 2017 iNEMI Board and Assembly Roadmap forecasts that, due to economic, environmental and technical drivers, use of low temperature solder pastes will increase significantly and reach 10% of all solder paste used for board assembly by 2021.

iNEMI (International Electronics Manufacturing Initiative)

HALT Testing of Backward Soldered BGAs on a Military Product

Technical Library | 2015-11-19 18:15:07.0

The move to lead free (Pb-free) electronics by the commercial industry has resulted in an increasing number of ball grid array components (BGAs) which are only available with Pb-free solder balls. The reliability of these devices is not well established when assembled using a standard tin-lead (SnPb) solder paste and reflow profile, known as a backward compatible process. Previous studies in processing mixed alloy solder joints have demonstrated the importance of using a reflow temperature high enough to achieve complete mixing of the SnPb solder paste with the Pb-free solder ball. Research has indicated that complete mixing can occur below the melting point of the Pb-free alloy and is dependent on a number of factors including solder ball composition, solder ball to solder paste ratio, and peak reflow times and temperatures. Increasing the lead content in the system enables full mixing of the solder joint with a reduced peak reflow temperature, however, previous research is conflicting regarding the effect that lead percentage has on solder joint reliability in this mixed alloy solder joint.

Lockheed Martin Corporation

Solder Preform Basics

Technical Library | 2009-12-14 20:27:54.0

Solder paste is the most recognized form of solder used in electronics assembly today. A surface mount application depends on solder paste to attach the components to the circuit board. However, solder paste may not be the only solution. This is especially true when working with through-hole components or very large devices that require more solder than can be supplied by printed solder paste. In fact, quite often a PCB involves mixed technology that requires more than one form of solder. Solder paste is used for the surface mount components and solder preforms are utilized to attach the leads on through-hole components, avoiding wave or selective soldering.

Indium Corporation

Size Matters - The Effects of Solder Powder Size on Solder Paste Performance

Technical Library | 2020-10-27 02:02:17.0

Solder powder size is a popular topic in the electronics industry due to the continuing trend of miniaturization of electronics. The question commonly asked is "when should we switch from Type 3 to a smaller solder powder?" Solder powder size is usually chosen based on the printing requirements for the solder paste. It is common practice to use IPC Type 4 or 5 solder powders for stencil designs that include area ratios below the recommended IPC limit of 0.66. The effects of solder powder size on printability of solder paste have been well documented. The size of the solder powder affects the performance of the solder paste in other ways. Shelf life, stencil life, reflow performance, voiding behavior, and reactivity / stability are all affected by solder powder size. Testing was conducted to measure each of these solder paste performance attributes for IPC Type 3, Type 4, Type 5 and Type 6 SAC305 solder powders in both water soluble and no clean solder pastes. The performance data for each size of solder powder in each solder paste flux was quantified and summarized. Guidance for choosing the optimal size of solder powder is given based on the results of this study.

FCT ASSEMBLY, INC.

Using Lean Six Sigma to Optimize Critical Inputs on Solder Paste Printing

Technical Library | 2018-03-21 22:44:30.0

Solder paste printing is the first step in the surface mount manufacturing process for PCBA assembly. When the solder paste printing process is uncontrolled, defects can be produced, which may not become apparent until the PCBA is downstream. (...)This paper will discuss how Lean Six Sigma techniques were used to optimize the solder paste printing process. It will highlight how a cross-functional team used the structured Define, Measure, Analyze, Improve and Control (DMAIC) methodology to identify and control the critical inputs. The advantage of the Lean Six Sigma methodology is that it guides the team through the rigorous structured process so that all possible inputs are considered and the critical ones can be identified.

Kimball Electronics, Inc.

Understanding the Effect of Different Heating Cycles on Post-Soldering Flux Residues and the Impact on Electrical Performance

Technical Library | 2018-11-20 21:33:57.0

There are several industry-accepted methods for determining the reliability of flux residues after assembly. The recommended methods of test sample preparation do not always closely mimic the thermal cycle experienced by an assembly. Therefore, extraction from actual assemblies has become a popular method of process control to assess consistency of post-reflow cleanliness. Every method of post-reflow flux residue characterization will depend on the reflow process followed to prepare the coupon.This investigation will focus on the effect of thermal conditions on the remainder of active ingredients in flux residues after assembly with no-clean solder pastes.

Indium Corporation


paste on hole searches for Companies, Equipment, Machines, Suppliers & Information

Count On Tools, Inc.
Count On Tools, Inc.

COT specializes in high quality SMT nozzles and consumables for pick and place machines. We provide special engineering design service of custom nozzles for those unique and odd components.

Manufacturer

2481 Hilton Drive
Gainesville, GA USA

Phone: (770) 538-0411

2024 Eptac IPC Certification Training Schedule

Software for SMT placement & AOI - Free Download.
consignment program

Training online, at your facility, or at one of our worldwide training centers"
pressure curing ovens

High Resolution Fast Speed Industrial Cameras.
Pillarhouse USA for handload Selective Soldering Needs

Easily dispense fine pitch components with ±25µm positioning accuracy.
SMT spare parts

Internet marketing services for manufacturing companies