Technical Library: plated through hole barrel (Page 1 of 2)

PCB Fabrication Processes and Their Effects on Fine Copper Barrel Cracks

Technical Library | 2015-12-23 16:57:27.0

The onset of copper barrel cracks is typically induced by the presence of manufacturing defects. In the absence of discernible manufacturing defects, the causes of copper barrel cracks in printed circuit board (PCB) plated through holes is not well understood. Accordingly, there is a need to determine what affects the onset of barrel cracks and then control those causes to mitigate their initiation.The objective of this research is to conduct a design of experiment (DOE) to determine if there is a relationship between PCB fabrication processes and the prevalence of fine barrel cracks. The test vehicle used will be a 16-layer epoxy-based PCB that has two different sized plated through holes as well as buried vias.

Raytheon

A Study on Effects of Copper Wrap Specifications on Printed Circuit Board Reliability

Technical Library | 2021-07-20 20:02:29.0

During the manufacturing of printed circuit boards (PCBs) for a Flight Project, it was found that a European manufacturer was building its boards to a European standard that had no requirement for copper wrap on the vias. The amount of copper wrap that was measured on coupons from the panel containing the boards of interest was less than the amount specified in IPC-6012 Rev B, Class 3. To help determine the reliability and usability of the boards, three sets of tests and a simulation were run. The test results, along with results of simulation and destructive physical analysis, are presented in this paper. The first experiment involved subjecting coupons from the panels supplied by the European manufacturer to thermal cycling. After 17 000 cycles, the test was stopped with no failures. A second set of accelerated tests involved comparing the thermal fatigue life of test samples made from FR4 and polyimide with varying amounts of copper wrap. Again, the testing did not reveal any failures. The third test involved using interconnect stress test coupons with through-hole vias and blind vias that were subjected to elevated temperatures to accelerate fatigue failures. While there were failures, as expected, the failures were at barrel cracks. In addition to the experiments, this paper also discusses the results of finite-element analysis using simulation software that was used to model plated-through holes under thermal stress using a steady-state analysis, also showing the main failure mode was barrel cracking. The tests show that although copper wrap was sought as a better alternative to butt joints between barrel plating and copper foil layers, manufacturability remains challenging and attempts to meet the requirements often result in features that reduce the reliability of the boards. Experimental and simulation work discussed in this paper indicate that the standard requirements for copper wrap are not contributing to the overall board reliability, although it should be added that a design with a butt joint is going to be a higher risk than a reduced copper wrap design. The study further shows that procurement requirements for wrap plating thickness from Class 3 to Class 2 would pose little risk to reliability (minimum 5 μm/0.197 mil for all via types).Experimental results corroborated by modeling indicate that the stress maxima are internal to the barrels rather than at the wrap location. In fact, the existence of Cu wrap was determined to have no appreciable effect on reliability.

NASA Office Of Safety And Mission Assurance

Proof is in the PTH - Assuring Via Reliability from Chip Carriers to Thick Printed Wiring Boards

Technical Library | 2007-06-06 15:25:30.0

Though today's microvias and high aspect plated through holes (PTH's) look nothing like the earliest through holes of 40 years ago, the PTH in its various forms remains the “weak link” and most critical element of printed wiring boards and laminate chip carriers (...) The paper outlines an approach to evaluating PTH reliability and quality that involves characterizing PTH life across a range of temperatures to reveal intricacies not seen by testing at a single delta-T, and certainly difficult to predict by modeling alone.

i3 Electronics

Via Fill and Through Hole Plating Process with Enhanced TH Microdistribution

Technical Library | 2019-07-17 17:56:34.0

The increased demand for electronic devices in recent years has led to an extensive research in the field to meet the requirements of the industry. Electrolytic copper has been an important technology in the fabrication of PCBs and semiconductors. Aqueous sulfuric acid baths are explored for filling or building up with copper structures like blind micro vias (BMV), trenches, through holes (TH), and pillar bumps. As circuit miniaturization continues, developing a process that simultaneously fills vias and plates TH with various sizes and aspect ratios, while minimizing the surface copper thickness is critical. Filling BMV and plating TH at the same time, presents great difficulties for the PCB manufactures. The conventional copper plating processes that provide good via fill and leveling of the deposit tend to worsen the throwing power (TP) of the electroplating bath. TP is defined as the ratio of the deposit copper thickness in the center of the through hole to its thickness at the surface. In this paper an optimization of recently developed innovative, one step acid copper plating technology for filling vias with a minimal surface thickness and plating through holes is presented.

MacDermid Inc.

Position Accuracy Machines for Selective Soldering Fine Pitch Components

Technical Library | 2015-02-27 17:06:01.0

The drive towards fine pitch technology also affects the soldering processes. Selective soldering is a reliable soldering process for THT (through hole) connectors and offers a wide process window for designers. THT connectors can be soldered on the top and bottom side of boards, board in board, PCBs to metal shields or housing out of plastic or aluminum are today's state of the art. The materials that are used to make the solder connections require higher temperatures. Due to the introduction of lead-free alloys, the boards need more heat to get the barrels filled with solder. This not only affects the properties of the flux and components, but the operation temperatures of solder machines become higher (...)First the impact of temperature will be discussed for the separate process steps and for machine tooling. In the experimental part measurements are done to verify the accuracy that can be achieved using today's selective soldering machines. Dedicated tooling is designed to achieve special requirements with respect to component position accuracy.

Vitronics Soltec

Filling of Microvias and Through Holes by Electrolytic Copper Plating –Current Status and Future Outlook

Technical Library | 2020-03-12 13:10:35.0

The electronics industry is further progressing in terms of smaller, faster, smarter and more efficient electronic devices. This continuous evolving environment caused the development on various electrolytic copper processes for different applications over the past several decades. (...) This paper describes the reasons for development and a roadmap of dimensions for copper filled through holes, microvias and other copper plated structures on PCBs.

Atotech

Advanced Cu Electroplating Process for Any Layer Via Fill Applications with Thin Surface Copper

Technical Library | 2019-06-26 23:21:49.0

Copper-filled micro-vias are a key technology in high density interconnect (HDI) designs that have enabled increasing miniaturization and densification of printed circuit boards for the next generation of electronic products. Compared with standard plated through holes (PTHs) copper filled vias provide greater design flexibility, improved signal performance, and can potentially help reduce layer count, thus reducing cost. Considering these advantages, there are strong incentives to optimize the via filling process. This paper presents an innovative DC acid copper via fill formulation, for VCP (Vertical Continues Plating) applications which rapidly fills vias while minimizing surface plating.

MacDermid Inc.

Moisture Measurements in PCBs and Impact of Design on Desorption Behaviour

Technical Library | 2018-09-21 10:12:53.0

Moisture accumulates during storage and industry practice recommends specific levels of baking to avoid delamination. This paper will discuss the use of capacitance measurements to follow the absorption and desorption behaviour of moisture. The PCB design used in this work, focused on the issue of baking out moisture trapped between copper planes. The PCB was designed with different densities of plated through holes and drilled holes in external copper planes, with capacitance sensors located on the inner layers. For trapped volumes between copper planes, the distance between holes proved to be critical in affecting the desorption rate. For fully saturated PCBs, the desorption time at elevated temperatures was observed to be in the order of hundreds of hours. Finite difference diffusion modelling was carried out for moisture desorption behaviour for plated through holes and drilled holes in copper planes. A meshed copper plane was also modelled evaluating its effectiveness for assisting moisture removal and decreasing bake times. Results also showed, that in certain circumstances, regions of the PCB under copper planes initially increase in moisture during baking.

National Physical Laboratory

Thermal Reliability of Laser Ablated Microvias and Standard Through-Hole Technologies as a Function of Materials and Processing

Technical Library | 2021-12-21 23:15:44.0

High Density Interconnect (HDI) technologies are being used widely in Asia and Europe in consumer electronics for portable wireless communication and computing, digital imaging, and chip packaging. Although North America lags behind in developing process capability for this technology, HDI will become a significant business segment for North America. For this to happen, the printed circuit board shops will have to become process capable in fabricating fine lines and spaces, and also be capable in forming and plating microvias.

Isola Group

Laser Drilling as an Alternative for Via & Microvia Drilling

Technical Library | 2024-05-16 16:06:24.0

Much like actual cities where streets and roads connect buildings together, ICs on a board are connected to each other with copper traces. And just like any metropolitan city, urban expansion tends to move vertically instead of horizontally, but instead of multi-story buildings, we get multilayer boards. Vias are copper-plated holes spanning through the different layers of a given board or panel. They are the entrance locations to the subway stations, if you will. Having those multilayer boards has enabled electronic design to minimize the size of boards immensely without compromising on the complexity.

A-Laser, Inc.

  1 2 Next

plated through hole barrel searches for Companies, Equipment, Machines, Suppliers & Information

2024 Eptac IPC Certification Training Schedule

World's Best Reflow Oven Customizable for Unique Applications
Selective Soldering Nozzles

Nozzles, Feeders, Spare Parts - Siemens, Fuji, Juki, Yamaha, etc...
Electronics Equipment Consignment

High Throughput Reflow Oven
Assembly Automation Technology

"回流焊炉"