Technical Library | 2023-06-12 18:33:29.0
This paper presents a real-time predictive approach to improve solder paste stencil printing cycle decision making process in surface mount assembly lines. Stencil cleaning is a critical process that influences the quality and efficiency of printing circuit board. Stencil cleaning operation depends on various process variables, such as printing speed, printing pressure, and aperture shape. The objective of this research is to help efficiently decide stencil printing cleaning cycle by applying data-driven predictive methods. To predict the printed circuit board quality level, a recurrent neural network (RNN) is applied to obtain the printing performance for the different cleaning aging. In the prediction model, not only the previous printing performance statuses are included, but also the printing settings are used to enhance the RNN learning. The model is tested using data collected from an actual solder paste stencil printing line. Based on the predicted printing performance level, the model can help automatically identify the possible cleaning cycle in practice. The results indicate that the proposed model architecture can predictively provide accurate solder paste printing process information to decision makers and increase the quality of the stencil printing process.
Technical Library | 2011-03-17 15:29:54.0
Accurate, models for vias in a multilayer circuit board are necessary to predict link performance in the GHz regime. This paper describes a methodology to build a high bandwidth, scalable first approximation circuit model using simple transmission lines o
Technical Library | 2007-11-29 17:20:31.0
Programs have been developed to predict the expected yield of flip chip assemblies, based on substrate design and the statistics of actual manufactured boards, as well as placement machine accuracy, variations in bump sizes, and possible substrate warpage. These predictions and the trends they reveal can be used to direct changes in design so that defect levels will fall below the acceptable limits. Shapes of joints are calculated analytically, or when this is not possible, numerically by means of a public domain program called Surface Evolver. The method is illustrated with an example involving the substrate for a flip chip BGA.
Technical Library | 2015-07-09 17:44:11.0
50,000) number of short duration (
Technical Library | 2010-02-25 17:30:32.0
This paper will focus on two challenges: building differentiated products, which can enable systems companies to quickly penetrate a market, take a leadership position, and effectively counter or displace any competition; and build them faster. Clear differentiation also allows a superior value proposition, which will enable a stronger position on pricing with less need to circum to eroding ASPs. Differentiation can involve many factors, but this paper will focus on those related to the technology impact/usage that directly enables the design of products with shorter, more predictable design cycles compared to the competition.
Technical Library | 2019-12-26 19:13:52.0
Plated through hole (PTH) plays a critical role in printed circuit board (PCB) reliability. Thermal fatigue deformation of the PTH material is regarded as the primary factor affecting the lifetime of electrical devices. Numerous research efforts have focused on the failure mechanism model of PTH. However, most of the existing models were based on the one-dimensional structure hypothesis without taking the multilayered structure and external pad into consideration.In this paper, the constitutive relation of multilayered PTH is developed to establish the stress equation, and finite element analysis (FEA) is performed to locate the maximum stress and simulate the influence of the material properties. Finally, thermal cycle tests are conducted to verify the accuracy of the life prediction results. This model could be used in fatigue failure portable diagnosis and for life prediction of multilayered PCB.
Technical Library | 2023-06-14 01:09:26.0
In the electronic packaging industry, it is important to be able to make accurate predictions of board level solder joint reliability during thermal cycling exposures. The Anand viscoelastic constitutive model is often used to represent the material behavior of the solder in finite element simulations. This model is defined using nine material parameters, and the reliability prediction results are often highly sensitive to the Anand parameters. In this work, an investigation on the Anand constitutive model and its application to SAC solders of various Ag contents (i.e. SACN05, with N = 1, 2, 3, 4) has been performed. For each alloy, both water quenched (WQ) and reflowed (RF) solidification profiles were utilized to establish two unique specimen microstructures, and the same reflow profile was used for all four of the SAC alloys so that the results could be compared and the effects of Ag content could be studied systematically.
Technical Library | 2021-02-11 03:13:17.0
This report explores the impacts of autonomous (also called self-driving, driverless or robotic) vehicles, and their implications for transportation planning. It investigates how quickly such vehicles are likely to develop and be deployed based on experience with previous vehicle technologies; their likely benefits and ...
Technical Library | 2023-07-16 21:56:12.0
Imagine being able to accurately predict the correct artwork compensations prior to taking on a large quick turn order regardless of the board design, materials, or process. Such predictive power is possible and can be achieved without a lot of cost and complexity. This paper shows how small sets of designed experiments can be used to create a cImagine being able to accurately predict the correct artwork compensations prior to taking on a large quick turn order regardless of the board design, materials, or process. Such predictive power is possible and can be achieved without a lot of cost and complexity. This paper shows how small sets of designed experiments can be used to create a compensation model. Before a discussion of the design of experiments (DOEs), we will examine key processes and material variables that affect movement as demonstrated on real board design layout in a real production process. Only the few most relevant variables need to be included in the experimental design. A solution is presented that uses small experiments that provide the required information for constructing a general compensation model.mpensation model. Before a discussion of the design of experiments (DOEs), we will examine key processes and material variables that affect movement as demonstrated on real board design layout in a real production process. Only the few most relevant variables need to be included in the experimental design. A solution is presented that uses small experiments that provide the required information for constructing a general compensation model.
Technical Library | 2011-03-03 16:54:47.0
Most of the electronics industry by now knows about tin whiskers. They know whiskers are slim metallic filaments that emanate from the surface of tin platings. They know these filaments are conductive and can cause shorts across adjacent conductors. And they know that these shorts can cause some really bad failures (see nepp.nasa.gov/whisker/ for a list longer than you need). But, with all of this knowledge, the industry is still struggling on how to predict and prevent these "Nefarious Needles of Pain".