Technical Library: pulse 2012 201nozzle (Page 1 of 1)

Investigation of Device Damage Due to Electrical Testing

Technical Library | 2012-12-14 14:28:20.0

This paper examines the potential failure mechanisms that can damage modern lowvoltage CMOS devices and their relationship to electrical testing. Failure mechanisms such as electrostatic discharge (ESD), CMOS latch-up, and transistor gate oxide degradation can occur as a result of electrical over-voltage stress (EOS). In this paper, EOS due to electrical testing is examined and an experiment is conducted using pulsed voltage waveforms corresponding to conditions encountered during in-circuit electrical testing. Experimental results indicate a correlation between amplitude and duration of the pulse waveform and device degradation due to one or more of the failure mechanisms.

Worcester Polytechnic Institute

  1  

pulse 2012 201nozzle searches for Companies, Equipment, Machines, Suppliers & Information

SMT feeders

High Throughput Reflow Oven
Electronics Equipment Consignment

World's Best Reflow Oven Customizable for Unique Applications
Electronics Equipment Consignment

Component Placement 101 Training Course
IPC Training & Certification - Blackfox

Reflow Soldering 101 Training Course
Hot selling SMT spare parts and professional SMT machine solutions

Thermal Transfer Materials.