Technical Library: recommend (Page 3 of 4)

The Effect of Coating and Potting on the Reliability of QFN Devices.

Technical Library | 2014-08-28 17:09:23.0

The fastest growing package types in the electronics industry today are Bottom Termination Components (BTCs). While the advantages of BTCs are well documented, they pose significant reliability challenges to users. One of the most common drivers for reliability failures is the inappropriate adoption of new technologies. This is especially true for new component packaging like BTCs. Obtaining relevant information can be difficult since information is often segmented and the focus is on design opportunities not on reliability risks (...)Commonly used conformal coating and potting processes have resulted in shortened fatigue life under thermal cycling conditions. Why do conformal coating and potting reduce fatigue life? This paper details work undertaken to understand the mechanisms underlying this reduction. Verification and determination of mechanical properties of some common materials are performed and highlighted. Recommendations for material selection and housing design are also given.

DfR Solutions

Conformal Coating over No Clean Flux Residues

Technical Library | 2015-03-04 10:56:26.0

As the proliferation of modern day electronics continues to drive miniaturization and functionality, electronic designers/assemblers face the issue of environmental exposure and uncommon applications never previously contemplated. This reality, coupled with the goal of reducing the environmental and health implications of the production and disposal of these devices, has forced manufacturers to reconsider the materials used in production. Furthermore, the need to increase package density and reduce costs has led to the rapid deployment of leadless packages such as QFN, POP, LGA, and Micro-BGA. In many cases, the manufacturers of these devices will recommend the use of no clean fluxes due to concerns over the ability to consistently remove flux residues from under and around these devices. These concerns, along with the need to implement a tin whisker mitigation strategy and/or increase environmental tolerance, have led to the conundrum of applying conformal coating over no clean residues.

AIM Solder

Mitigation of Pure Tin Risk by Tin-Lead SMT Reflow- Results of an Industry Round-Robin

Technical Library | 2017-10-12 15:45:25.0

The risk associated with whisker growth from pure tin solderable terminations is fully mitigated when all of the pure tin is dissolved into tin-lead solder during SMT reflow. In order to take full advantage of this phenomenon, it is necessary to understand the conditions under which such coverage can be assured. A round robin study has been performed by IPC Task group 8-81f, during which identical sets of test vehicles were assembled at multiple locations, in accordance with IPC J-STD-001, Class 3. All of the test vehicles were analyzed to determine the extent of complete tin dissolution on a variety of component types. Results of this study are presented together with relevant conclusions and recommendations to guide high reliability end-users on the applicability and limitations of this mitigation strategy.

Raytheon

Modeling Resistance Increase In A Composite Ink Under Cyclic Loading

Technical Library | 2023-03-13 19:27:13.0

10%) and mean strains (>30%). A trace width effect is found for the fatigue behavior of 1 mm vs 2 mm wide specimens. The input specimen-characteristic curves are trace-width dependent, and the model predicts a decrease in Nf by a factor of up to 2 for the narrower trace width, in agreement with the experimental results. Two different methods are investigated to generate the rate of normalized resistance increase curves: uninterrupted fatigue tests (requiring ∼6–7 cyclic tests), and a single interrupted cyclic test (requiring only one specimen tested at progressively higher strain amplitude values). The results suggest that the initial decrease in normalized resistance rate only occurs for specimens with no prior loading. The minimum-rate curve is therefore recommended for more accurate fatigue estimates.

Georgia Institute of Technology

THE EFFECT OF VACUUM REFLOW PROCESSING ON SOLDER JOINT VOIDING AND THERMAL FATIGUE RELIABILITY

Technical Library | 2023-01-17 17:16:43.0

A test program was developed to evaluate the effectiveness of vacuum reflow processing on solder joint voiding and subsequent thermal cycling performance. Area array package test vehicles were assembled using conventional reflow processing and a solder paste that generated substantial void content in the solder joints. Half of the population of test vehicles then were re-processed (reflowed) using vacuum reflow. Transmission x-ray inspection showed a significant reduction in solder voiding after vacuum processing. The solder attachment reliability of the conventional and vacuum reflowed test vehicles was characterized and compared using two different accelerated thermal cycling profiles. The thermal cycling results are discussed in terms of the general impact of voiding on solder thermal fatigue reliability, results from the open literature, and the evolving industry standards for solder voiding. Recommendations are made for further work based on other void reduction methods and additional reliability studies.

Acroname

SMT Process Recommendations Defect Minimization Methods for a No-Clean SMT Process

Technical Library | 1999-05-07 11:35:19.0

Key competitive advantages can be obtained through the minimization of process defects and disruptions. In today's electronic manufacturing processes there are many variables to optimize. By gaining an understanding of what the defects are, and where they come from, is a key step in the process towards defect free/six sigma manufacturing. In the last decade, Surface Mount Technology processes have been slowly converting towards the No-Clean philosophy. This new trend has spawned new processing issues which need to be addressed. This paper will investigate solutions to current problems in the processing of No-Clean SMT processes.

Kester

Drying printed circuit boards

Technical Library | 2024-01-08 18:36:01.0

The following aims lie behind the investigations described: The circuit board is an integrated structure made of metal and plastic. Like most integrated components enclosed in plastic, it absorbs water. When it is rapidly heated as, for example, in soldering technology temperature processes, it is a well known fact that the water will evaporate abruptly, leading to destruction. It is therefore essential that the circuit board be dried before these soldering processes. Circuit board manufacturers are extremely hesitant at providing instructions on drying their circuit boards. Information from the ZVEI [1] should also be regarded critically. The cardinal problem is the high temperature which is recommended for baking. If this is applied, the result is often de-lamination and distortion of the circuit boards. Corrosion and the formation of intermetallic phases of the metallic surfaces are also to be expected. The following investigates whether gentle drying at 45°C or 60°C and at low relative humidity achieves the same result as baking at high temperatures. The industry provides novel dry cabinets which are suitable for rapid drying at relative humidities below one percent.

TOTECH Canada N.A Inc

Ready to Start Measuring PCB Warpage during Reflow? Why and How to Use the New IPC-9641 Standard

Technical Library | 2014-08-19 15:39:13.0

Understanding warpage of package attach locations on PCBs under reflow temperature conditions is critical in surface mount technology. A new industry standard, IPC 9641, addresses this topic directly for the first time as an international standard.This paper begins by summarizing the sections of the IPC 9641 standard, including, measurement equipment selection, test setup and methodology, and accuracy verification. The paper goes further to discuss practical implementation of the IPC 9641 standards. Key advantages and disadvantages between available warpage measurement methods are highlighted. Choosing the correct measurement technique depends on requirements for warpage resolution, data density, measurement volume, and data correlation. From industry experience, best practice recommendations are made on warpage management of PCB land areas, covering how to setup, run, analyze, and report on local area PCB warpage.The release of IPC 9641 shows that flatness over temperature of the package land area on the PCB is critical to the SMT industry. Furthermore, compatibility of shapes between attaching surfaces in SMT, like a package and PCB, will be critical to product yield and quality in years to come.

Akrometrix

Packaging Technology and Design Challenge for Fine Pitch Micro-Bump Cu-Pillar and BOT (Direct Bond on Substrate-Trace) Using TCNCP

Technical Library | 2015-12-02 18:32:50.0

(Thermal Compression with Non-Conductive Paste Underfill) Method.The companies writing this paper have jointly developed Copper (Cu) Pillar micro-bump and TCNCP(Thermal Compression with Non-Conductive Paste) technology over the last two+ years. The Cu Pillar micro-bump and TCNCP is one of the platform technologies, which is essentially required for 2.5D/3D chip stacking as well as cost effective SFF (small form factor) package enablement.Although the baseline packaging process methodology for a normal pad pitch (i.e. inline 50μm) within smaller chip size (i.e. 100 mm2) has been established and are in use for HVM production, there are several challenges to be addressed for further development for commercialization of finer bump pitch with larger die (i.e. ≤50μm tri-tier bond pad with the die larger than 400mm2).This paper will address the key challenges of each field, such as the Cu trace design on a substrate for robust micro-joint reliability, TCNCP technology, and substrate technology (i.e. structure, surface finish). Technical recommendations based on the lessons learned from a series of process experimentation will be provided, as well. Finally, this technology has been used for the successful launching of the company FPGA products with SFF packaging technology.

Altera Corporation

Moisture Measurements in PCBs and Impact of Design on Desorption Behaviour

Technical Library | 2018-09-21 10:12:53.0

Moisture accumulates during storage and industry practice recommends specific levels of baking to avoid delamination. This paper will discuss the use of capacitance measurements to follow the absorption and desorption behaviour of moisture. The PCB design used in this work, focused on the issue of baking out moisture trapped between copper planes. The PCB was designed with different densities of plated through holes and drilled holes in external copper planes, with capacitance sensors located on the inner layers. For trapped volumes between copper planes, the distance between holes proved to be critical in affecting the desorption rate. For fully saturated PCBs, the desorption time at elevated temperatures was observed to be in the order of hundreds of hours. Finite difference diffusion modelling was carried out for moisture desorption behaviour for plated through holes and drilled holes in copper planes. A meshed copper plane was also modelled evaluating its effectiveness for assisting moisture removal and decreasing bake times. Results also showed, that in certain circumstances, regions of the PCB under copper planes initially increase in moisture during baking.

National Physical Laboratory


recommend searches for Companies, Equipment, Machines, Suppliers & Information

Global manufacturing solutions provider

High Precision Fluid Dispensers
Blackfox IPC Training & Certification

Wave Soldering 101 Training Course
SMT feeders

Best Reflow Oven
High Throughput Reflow Oven

Nozzles, Feeders, Spare Parts - Siemens, Fuji, Juki, Yamaha, etc...
PCB Depanelizers

Low-cost, self-paced, online training on electronics manufacturing fundamentals