Technical Library: semiconductor test (Page 1 of 2)

Thermal Interface Materials Testing

Technical Library | 2019-05-30 11:04:03.0

There exists a need to efficiently remove heat from power electronics within power systems to enhance performance. Thermal management is a critical function to that operation. Reducing the junction temperature of semiconductor power electronic devices enables them to operate at higher currents. Lowering operating temperatures reduces the thermal stress on electronic devices, which improves efficiency and reduces failures. To improve the heat removal process, the current heat transfer design of a power system has been analyzed and a variety of thermal interface materials (TIMs) and cold plate technologies have been evaluated. This paper will review some of these results.

ACI Technologies, Inc.

Development of Ultra-Multilayer Printed Circuit Board

Technical Library | 2011-01-20 19:50:30.0

This article introduces the technical development that went in to realizing an 80-layer ultra-multilayer printed circuit board, which meets the market demand for a "semiconductor test board supporting memory increases".

OKI Printed Circuits Co., Ltd.

Guide for the Design of Semiconductor Equipment to Meet Voltage Sag Immunity Standards

Technical Library | 1999-08-05 09:51:47.0

This document summarizes the finding of testing to determine the immunity of semiconductor equipment to voltage sag events. Based in part on the findings, global standards have been adopted to define voltage sag immunity requirements for semiconductor equipment...

SEMATECH

PTH Core-to-Core Interconnect Using Sintered Conductive Pastes

Technical Library | 2013-03-07 18:25:36.0

The market for high-layer-count printed circuit boards (PCB) containing blind and buried vias was once relatively small, and focused on specialized applications in the military and high end computing. The demand for these types of PCBs today is being driven by an increasing number of commercial applications in the telecommunications and semiconductor test market segments. These applications typically require high-aspect-ratio plated-through-holes (PTHs) and blind and buried vias in order to meet the applications interconnect density requirements. Blind and buried vias and high aspect ratio PTHs continue to present manufacturing challenges and frequently are the limiting features to achieving high fabrication yield... First published in the 2012 IPC APEX EXPO technical conference proceedings

Ormet Circuits, Inc.

Considerations for Minimizing Radiation Doses to Components during X-ray Inspection

Technical Library | 2022-02-21 19:49:16.0

The ability to undertake non-destructive testing on semiconductor devices, during both their manufacture and their subsequent use in printed circuit boards (PCBs), has become ever more important for checking product quality without compromising productivity. The use of x-ray inspection not only provides a potentially non-destructive test but also allows investigation within optically hidden areas, such as the wire bonding within packages and the quality of post solder reflow of area array devices (e.g. BGAs, CSPs and flip chips).

Nordson DAGE

Issues and Challenges of Testing Modern Low Voltage Devices with Conventional In-Circuit Testers

Technical Library | 2012-12-14 14:25:37.0

The popularity of low voltage technologies has grown significantly over the last decade as semiconductor device manufacturers have moved to satisfy market demands for more powerful products, smaller packaging, and longer battery life. By shrinking the size of the features they etch into semiconductor dice, IC manufacturers achieve lower costs, while improving speed and building in more functionality. However, this move toward smaller features has lead to lower breakdown voltages and increased opportunities for component overstress and false failures during in-circuit test.

Teradyne

Overview of Quality and Reliability Issues in the National Technology Roadmap for Semiconductors

Technical Library | 1999-08-05 10:27:43.0

This document is an update to the 1994 Quality and Reliability Roadmap issued in support of the 1994 National Technology Roadmap for Semiconductors. This report revisits the challenges, constraints, priorities, and research needs pertaining to quality and reliability issues. It also provides key project proposals that must be implemented to address concerns about reliability attainment and defect learning. An expanded section on test-to-test, diagnostics, and failure analysis; an edited version of the Product Analysis Forum Roadmap; and an appendix containing a draft report highlighting reliability issues is included.

SEMATECH

BVA: Molded Cu Wire Contact Solution for Very High Density Package-on- Package (PoP) Applications

Technical Library | 2015-01-28 17:39:34.0

Stacking heterogeneous semiconductor die (memory and logic) within the same package outline can be considered for less complex applications but combining the memory and processor functions in a single package has compromised test efficiency and overall package assembly yield. Separation and packaging the semiconductor functions into sections, on the other hand, has proved to be more efficient and, even though two interposers are required, more economical. The separated logic and memory sections are configured with the same uniform outline for vertical stacking (package-on-package). The most common configuration places the logic section as the base with second tier memory section soldered to a mating contact pattern. This paper addresses the primary technological challenges for reducing contact pitch and package-on-package interface technology.

Invensas Corporation

Analysis of Inspection of DPA Test Requirements Applied To Flip Chip Technologies

Technical Library | 2020-01-22 22:52:02.0

Flip chip assembly techniques bring a wide range of benefits: Reduced parasitic interconnection between the semiconductor die and package. Provides a high final assembly integrity density. Minimize the interconnection length, providing better electrical performances, especially for high speed signals. Reduce the device size and weight,…, etc. But there is no dedicated inspection requirements nor DPA standard which address all the necessary aspects associated to this construction type or only cover partially the topics to be inspected.

ALTER TECHNOLOGY

A Novel Authentication Methodology to Detect Counterfeit PCB Using PCB Trace-Based Ring Oscillator

Technical Library | 2021-10-12 18:01:49.0

The existence of counterfeit products, e.g., integrated circuits (ICs) and printed circuit boards (PCBs), in the modern semiconductor supply chain has seriously jeopardized the security and reliability of electronic systems, and has also caused the loss of suppliers' profit and reputation. Most of existing research papers prevent or detect counterfeit IC and PCB substrate separately, without testing the PCB as a whole, and often require the assistance of external equipment. In this article, a novel ring oscillator- based PCB authentication (ROPA) methodology to detect counterfeit PCB through supply chain is proposed, which ...

Beihang University

  1 2 Next

semiconductor test searches for Companies, Equipment, Machines, Suppliers & Information

Best SMT Reflow Oven

World's Best Reflow Oven Customizable for Unique Applications
convection smt reflow ovens

Reflow Soldering 101 Training Course
thru hole soldering and selective soldering needs

Wave Soldering 101 Training Course
2024 Eptac IPC Certification Training Schedule

Software for SMT placement & AOI - Free Download.
PCB Depanelizers

Thermal Transfer Materials.