Technical Library: simulator (Page 2 of 5)

A System Level Electrostatic Discharge Protection Modeling Methodology for Time Domain Analysis.

Technical Library | 2014-04-03 18:01:13.0

A system level modeling methodology is presented and validated on a simple case. It allows precise simulations of electrostatic discharge (ESD) stress propagation on a printed circuit board (PCB). The proposed model includes the integrated circuit (IC) ESD protection network, IC package, PCB lines, passives components, and externals elements. The impact of an external component on the ESD propagation paths into an IC is demonstrated. Resulting current and voltage waveforms are analyzed to highlight the interactions between all the elements of an operating PCB. A precise measurement technique was designed and used to compare with the simulation results. The model proposed in this paper is able to predict, with good accuracy, the propagation of currents and voltages into the whole system during ESD stress. It might be used to understand why failures occur and how to fix them with the most suitable solution.

Institute of Electrical and Electronics Engineers (IEEE)

A Case Study on Evaluating Manual and Automated Heat Sink Assembly Using FEA and Testing

Technical Library | 2016-06-23 13:24:56.0

Proper assembly of components is critical in the manufacturing industry as it affects functionality and reliability. In a heat sink assembly, a detailed manual process is often utilized. However, an automated fixture is used whenever applicable.This paper will illustrate the use of strain gauge testing and Finite Element Analysis (FEA) as a simulation tool to evaluate and optimize the heat sink assembly process by manual and automated methods. Several PCBAs in the production line were subjected to the manual and automated assembly process. Strain gauge testing was performed and FEA models were built and run. Results were compared with the goal of improving the FEA model. The updated FEA model will be used in simulating different conditions in assembly. Proposed improvement solutions to some issues can also be verified through FEA.

Flex (Flextronics International)

Effects of Package Warpage on Head-in-Pillow Defect

Technical Library | 2017-07-06 15:50:17.0

Head-in-pillow (HiP) is a BGA defect which happens when solder balls and paste can't contact well during reflow soldering. Package warpage was one of the major reasons for HiP formation. In this paper, package warpage was measured and simulated. It was found that the package warpage was sensitive to the thickness of inside chips. A FEM method considering viscoelastic property of mold compound was introduced to simulate package warpage. The CTE mismatch was found contributes to more than 90% of the package warpage value when reflowing at the peak temperature. A method was introduced to measure the warpage threshold, which is the smallest warpage value that may lead to HiP. The results in different atmospheres showed that the warpage threshold was 50μm larger in N2 than that in air, suggesting that under N2 atmosphere the process window for HiP defects was larger than that under air, which agreed with the experiments.

Samsung Electronics

Printed Electronics: Manufacturing Technologies and Applications

Technical Library | 2023-03-13 19:35:47.0

Translational Research in Additive Manufacturing at GTMI * Additive manufacturing/3D printing process and equipment development (e.g., metal, polymer and composites part manufacturing) * Computational modeling and simulation of additive manufacturing/printed electronics processes * Advanced materials development for additive manufacturing/printed electronics * Application development and demonstration of additive manufacturing/printed electronics

Georgia Institute of Technology

Joule Heating Effects on the Current Carrying Capacity of an Organic Substrate for Flip-Chip Applications

Technical Library | 2009-07-22 18:33:41.0

This paper deals with the thermal effects of joule heating in a high interconnect density, thin core, buildup, organic flip chip substrate. The 440 μm thick substrate consists of a 135 μm thick core with via density of about 200 μm. The typical feature sizes in the substrate are 50 micron diameter vias is the core/buildup layers and 12 micron thick metal planes. An experimental test vehicle is powered with current and the temperature rise was measured. A numerical model was used to simulate the temperature rise in the TV.

i3 Electronics

Predicting the Lifetime of the PCB - From Experiment to Simulation

Technical Library | 2014-09-18 16:48:26.0

Two major drivers in electronic industry are electrical and mechanical miniaturization. Both induce major changes in the material selection as well as in the design. Nevertheless, the mechanical and thermal reliability of a Printed Circuit Board (PCB) has to remain at the same high level or even increase (e.g. multiple lead-free soldering). To achieve these reliability targets, extensive testing has to be done with bare PCB as well as assembled PCB. These tests are time consuming and cost intensive. The PCBs have to be produced, assembled, tested and finally a detailed failure analysis is required to be performed.This paper examines the development of our concept and has the potential to enable the prediction of the lifetime of the PCB using accelerated testing methods and finite element simulations.

AT&S

Make the Right Design Choices in Load Switching and Simulation in a High Current and Mechatronic Functional Test

Technical Library | 2016-02-04 19:11:47.0

In a typical mechatronic manufacturing functional test setup, actual load simulations are usually done by connecting the DUT outputs to power or ground in order to establish either a high or low side driver. Each output is connected with different load and the test will either be sequential or concurrent. At lower power levels, these can usually be managed with general purpose switches. However, when it comes to higher power levels of currents more than 5 amps, such switching and loading might pose a greater challenge. Furthermore, critically in the manufacturing line, the tradeoff between cost and test time would have a great influence on the test strategy.This paper will present some key points to design a cost effective high power switching and load management solution.

Keysight Technologies

Power Supply Control from PCB to Chip Core

Technical Library | 2010-06-30 17:43:04.0

As silicon technology advances to enable higher density ASICs, the core logic voltage decreases. The lower voltage, in combination with higher current requirements, requires tighter tolerances on the power supplies. The control of the power supplies from the PCB to the die is the subject of this study. A frequency sweep simulation using typical bypass values shows that a discrete package capacitor is not a significant factor in reducing the chip core power supply fluctuation. A small voltage boost at the PCB supply can provide a more economical solution to managing the device supplies.

Avago Technologies

A Study on Effects of Copper Wrap Specifications on Printed Circuit Board Reliability

Technical Library | 2021-07-20 20:02:29.0

During the manufacturing of printed circuit boards (PCBs) for a Flight Project, it was found that a European manufacturer was building its boards to a European standard that had no requirement for copper wrap on the vias. The amount of copper wrap that was measured on coupons from the panel containing the boards of interest was less than the amount specified in IPC-6012 Rev B, Class 3. To help determine the reliability and usability of the boards, three sets of tests and a simulation were run. The test results, along with results of simulation and destructive physical analysis, are presented in this paper. The first experiment involved subjecting coupons from the panels supplied by the European manufacturer to thermal cycling. After 17 000 cycles, the test was stopped with no failures. A second set of accelerated tests involved comparing the thermal fatigue life of test samples made from FR4 and polyimide with varying amounts of copper wrap. Again, the testing did not reveal any failures. The third test involved using interconnect stress test coupons with through-hole vias and blind vias that were subjected to elevated temperatures to accelerate fatigue failures. While there were failures, as expected, the failures were at barrel cracks. In addition to the experiments, this paper also discusses the results of finite-element analysis using simulation software that was used to model plated-through holes under thermal stress using a steady-state analysis, also showing the main failure mode was barrel cracking. The tests show that although copper wrap was sought as a better alternative to butt joints between barrel plating and copper foil layers, manufacturability remains challenging and attempts to meet the requirements often result in features that reduce the reliability of the boards. Experimental and simulation work discussed in this paper indicate that the standard requirements for copper wrap are not contributing to the overall board reliability, although it should be added that a design with a butt joint is going to be a higher risk than a reduced copper wrap design. The study further shows that procurement requirements for wrap plating thickness from Class 3 to Class 2 would pose little risk to reliability (minimum 5 μm/0.197 mil for all via types).Experimental results corroborated by modeling indicate that the stress maxima are internal to the barrels rather than at the wrap location. In fact, the existence of Cu wrap was determined to have no appreciable effect on reliability.

NASA Office Of Safety And Mission Assurance

Microspring Characterization and Flip-Chip Assembly Reliability

Technical Library | 2014-05-29 13:48:14.0

Electronics packaging based on stress-engineered spring interconnects has the potential to enable integrated IC testing, fine pitch, and compliance not readily available with other technologies. We describe new spring contacts which simultaneously achieve low resistance ( 30 μm) in dense 2-D arrays (180 ~ 180-µm pitch). Mechanical characterization shows that individual springs operate at approximately 150-µN force. Electrical measurements and simulations imply that the interface contact resistance contribution to a single contact resistance is This paper suggests that integrated testing and packaging can be performed with the springs, enabling new capabilities for markets such as multichip modules.

Institute of Electrical and Electronics Engineers (IEEE)


simulator searches for Companies, Equipment, Machines, Suppliers & Information

SMT spare parts - Qinyi Electronics

Reflow Soldering 101 Training Course
Selective soldering solutions with Jade soldering machine

Wave Soldering 101 Training Course
Equipment Auction Automotive Electronics Supplier - Closure of Tier-One SMT Dvision: (10) ASM & Universal SMT Lines & Feeders Equipment as-new-as 2019! Dek | Koh Young | Speedline | Vitronics | Viscom

Best Reflow Oven
Pillarhouse USA for handload Selective Soldering Needs

Training online, at your facility, or at one of our worldwide training centers"
PCB Depanelizers

Low-cost, self-paced, online training on electronics manufacturing fundamentals