Technical Library: solderability test in pcbs (Page 1 of 3)

Cleaning PCBs in Electronics: Understanding Today's Needs

Technical Library | 2022-02-16 15:34:32.0

Because of the phase-out of CFCs and HCFCs, standard solder pastes and fluxes evolved from RA and RMA fluxes to No-Clean, to low residue No-Clean, to very low residue No-Clean. Many companies came out with their cleaning solutions, aqueous and semi-aqueous, with each product release being more innovative than the previous one. Unfortunately for most of the suppliers of cleaners, two other trends appeared; lead-free soldering and the progressive miniaturization of electronic devices

Inventec Performance Chemicals

Early Design Review of Boundary Scan in Enhancing Testability and Optimization of Test Strategy

Technical Library | 2018-08-01 11:25:59.0

With complexities of PCB design scaling and manufacturing processes adopting to environmentally friendly practices raise challenges in ensuring structural quality of PCBs. This makes it essential to have a good 'Design for Test' (DFT) to ensure a robust structural test. (...)During the course of the DFT review, can we realize a good test strategy for the PCBA. How can the test strategy of the PCBA be partitioned as to what portions of the design can be covered structurally and what is covered functionally, in a way that provides best diagnostics to discover faults

Keysight Technologies

Review of Interconnect Stress Testing Protocols and Their Effectiveness in Screening Microvias

Technical Library | 2016-11-30 15:53:15.0

The use of microvias in Printed Circuit Boards (PCBs) for military hardware is increasing as technology drives us toward smaller pitches and denser circuitry. Along with the changes in technology, the industry has changed and captive manufacturing lines are few and far between. As PCBs get more complicated, the testing we perform to verify the material was manufactured to our requirements before they are used in an assembly needs to be reviewed to ensure that it is sufficient for the technology and meets industry needs to better screen for long-term reliability. The Interconnect Stress Testing (IST) protocol currently used to identify manufacturing issues in plated through holes, blind, or buried vias are not necessarily sufficient to identify problems with microvias. There is a need to review the current IST protocol to determine if it is adequate for finding bad microvias or if there is a more reliable test that will screen out manufacturing inconsistencies. The objective of this research is to analyze a large population of PCB IST coupons to determine if there is a more effective IST test to find less reliable microvias in electrically passing PCB product and to screen for manufacturing deficiencies. The proposed IST test procedure will be supported with visual inspection of corresponding microvia cross sections and Printed Wiring Assembly (PWA) acceptance test results. The proposed screening will be shown to only slightly affect PCB yield while showing a large benefit to screening before PCBs are used in an assembly.

Raytheon

Cracking Problems in Low-Voltage Chip Ceramic Capacitors

Technical Library | 2022-09-25 20:03:37.0

Cracking remains the major reason of failures in multilayer ceramic capacitors (MLCCs) used in space electronics. Due to a tight quality control of space-grade components, the probability that as manufactured capacitors have cracks is relatively low, and cracking is often occurs during assembly, handling and the following testing of the systems. Majority of capacitors with cracks are revealed during the integration and testing period, but although extremely rarely, defective parts remain undetected and result in failures during the mission. Manual soldering and rework that are often used during low volume production of circuit boards for space aggravate this situation. Although failures of MLCCs are often attributed to the post-manufacturing stresses, in many cases they are due to a combination of certain deviations in the manufacturing processes that result in hidden defects in the parts and excessive stresses during assembly and use. This report gives an overview of design, manufacturing and testing processes of MLCCs focusing on elements related to cracking problems. The existing and new screening and qualification procedures and techniques are briefly described and assessed by their effectiveness in revealing cracks. The capability of different test methods to simulate stresses resulting in cracking, mechanisms of failures in capacitors with cracks, and possible methods of selecting capacitors the most robust to manual soldering stresses are discussed.

NASA Office Of Safety And Mission Assurance

Void Detection in Large Solder Joints of Integrated Power Electronics

Technical Library | 2012-12-06 17:36:37.0

Inspection of integrated power electronics equals sophisticated test task. X-ray inspection based on 2D / 2.5D principles not utilizable. Full 3D inspection with adapted image capturing and reconstruction is necessary for test task.... First published in the 2012 IPC APEX EXPO technical conference proceedings.

GOEPEL Electronic

Testing Printed Circuit Boards for Creep Corrosion in Flowers of Sulfur Chamber

Technical Library | 2015-07-16 17:24:23.0

Qualification of electronic hardware from a corrosion resistance standpoint has traditionally relied on stressing the hardware in a variety of environments. Before the development of tests based on mixed flowing gas (MFG), hardware was typically exposed to temperature-humidity cycling. In the pre-1980s era, component feature sizes were relatively large. Corrosion, while it did occur, did not in general degrade reliability. There were rare instances of the data center environments releasing corrosive gases and corroding hardware. One that got a lot of publicity was the corrosion by sulfur-bearing gases given off by data center carpeting. More often, corrosion was due to corrosive flux residues left on as-manufactured printed circuit boards (PCBs) that led to ion migration induced electrical shorting. Ion migration induced failures also occurred inside the PCBs due to poor laminate quality and moisture trapped in the laminate layers.

iNEMI (International Electronics Manufacturing Initiative)

If you bear the cost of your product's failure, shouldn't you have a say in ensuring it's success?

Technical Library | 2009-04-09 20:43:09.0

Evidence has come to light that increased solder process temperatures, specifically for lead free solder, are dramatically shortening life expectancy of components; failures do not show up during initial test, but much later on in the products life,

Electronic Controls Design Inc. (ECD)

Low Cycle Fatigue Behaviour of Multi-joint Sample in Mechanical Testing

Technical Library | 2013-03-21 21:24:49.0

This paper explores the behaviour of a copper test vehicle with multiple reflowed solder joints, which has direct relevance to ball grid arrays (BGA) and high density interconnect structures. The paper explores the relative stress conditions on the distributed joints and the sensitivity to ball joint shape... First published in the 2012 IPC APEX EXPO technical conference proceedings

National Physical Laboratory

New High-Speed 3D Surface Imaging Technology in Electronics Manufacturing Applications

Technical Library | 2020-03-26 14:55:29.0

This paper introduces line confocal technology that was recently developed to characterize 3D features of various surface and material types at sub-micron resolution. It enables automatic microtopographic 3D imaging of challenging objects that are difficult or impossible to scan with traditional methods, such as machine vision or laser triangulation.Examples of well-suited applications for line confocal technology include glossy, mirror-like, transparent and multi-layered surfaces made of metals (connector pins, conductor traces, solder bumps etc.), polymers (adhesives, enclosures, coatings, etc.), ceramics (components, substrates, etc.) and glass (display panels, etc.). Line confocal sensors operate at high speed and can be used to scan fast-moving surfaces in real-time as well as stationary product samples in the laboratory. The operational principle of the line confocal method and its strengths and limitations are discussed.Three metrology applications for the technology in electronics product manufacturing are examined: 1. 3D imaging of etched PCBs for micro-etched copper surface roughness and cross-sectional profile and width of etched traces/pads. 2. Thickness, width and surface roughness measurement of conductive ink features and substrates in printed electronics applications. 3. 3D imaging of adhesive dots and lines for shape, dimensions and volume in PCB and product assembly applications.

FocalSpec, Inc.

Latent short circuit failure in high-rel PCBs caused by lack of cleanliness of PCB processes and base materials

Technical Library | 2021-03-10 23:57:29.0

Latent short circuit failures have been observed during testing of Printed Circuit Boards (PCB) for power distribution of spacecraft of the European Space Agency. Root cause analysis indicates that foreign fibers may have contaminated the PCB laminate. These fibers can provide a pathway for electromigration if they bridge the clearance between nets of different potential in the presence of humidity attracted by the hygroscopic laminate resin. PCB manufacturers report poor yield caused by contamination embedded in laminate. Inspections show ...

European Space Agency

  1 2 3 Next

solderability test in pcbs searches for Companies, Equipment, Machines, Suppliers & Information