Technical Library: substrate and discoloration (Page 1 of 4)

Masking and Underfill Dispensing for Medical Device

Technical Library | 2023-08-16 18:42:25.0

In one of our medical applications projects, the customer wanted to dispense a mask to protect gold leads and an underfill on a silicon substrate with a clear test die. The substrates were Dymax X-499-91-C for Masking and Epoxibond-106M-1 for Underfill Dispensing

GPD Global

Dam and Fill Dispensing for Medical

Technical Library | 2023-08-16 18:02:27.0

One of our customers in the medical industry requested dam and fill application testing on a Kapton substrate. The material needed to be non-conductive for dispensing around electrical components, acting as structural support. Ultimately the product will be folded, therefore the footprint had to be small.

GPD Global

KE-2050/KE-2060 Causes and Countermeasures of Patch Failure

Technical Library | 2023-07-22 02:26:05.0

Patch offset; Uneven patches throughout the substrate (each substrate is offset in a different way); Only part of the substrate is offset; Only certain components are offset; The patch Angle is offset; Component absorption error; Laser identification (component identification) error; Nozzle loading and unloading error; Mark (BOC mark, IC mark) identification error; Image recognition error (KE-2060 only); Analysis of the main reasons for throwing material. More information about KINGSUN please Contact US at jenny@ksunsmt.com or visit www.ksunsmt.com

DONGGUAN KINGSUN AUTOMATION TECHNOLOGY CO.,LTD

Temperature Cycling and Fatigue in Electronics

Technical Library | 2020-01-01 17:06:52.0

The majority of electronic failures occur due to thermally induced stresses and strains caused by excessive differences in coefficients of thermal expansion (CTE) across materials.CTE mismatches occur in both 1st and 2nd level interconnects in electronics assemblies. 1st level interconnects connect the die to a substrate. This substrate can be underfilled so there are both global and local CTE mismatches to consider. 2nd level interconnects connect the substrate, or package, to the printed circuit board (PCB). This would be considered a "board level" CTE mismatch. Several stress and strain mitigation techniques exist including the use of conformal coating.

DfR Solutions (acquired by ANSYS Inc)

A High Performance and Cost Effective Molded Array Package Substrate

Technical Library | 2010-11-18 19:19:50.0

In this article we present both a relatively new and innovative family of packages that is suitable for medium pin count needs and an innovative method for fabricating the substrates for such a package. With respect to lead count, this packaging family is

EoPlex Technologies, Inc.

Flexible Hybrid Electronics: Direct Interfacing of Soft and Hard Electronics for Wearable Health Monitoring

Technical Library | 2021-08-18 01:30:18.0

The interfacing of soft and hard electronics is a key challenge for flexible hybrid electronics. Currently, a multisubstrate approach is employed, where soft and hard devices are fabricated or assembled on separate substrates, and bonded or interfaced using connectors; this hinders the flexibility of the device and is prone to interconnect issues. Here, a single substrate interfacing approach is reported, where soft devices, i.e., sensors, are directly printed on Kapton polyimide substrates that are widely used for fabricating flexible printed circuit boards (FPCBs).

University of California Berkeley

Paper Substrates and Inks for Printed Electronics

Technical Library | 2023-03-13 19:40:21.0

The present work explores the effects of paper properties on conventional silver-based conducting inks. The effects of smoothness, relative humidity, porosity, permeability and wettability on electrical properties of silver inks on different paper substrates were studied. Another objective of this work was to prepare and study polyaniline synthesized in the presence of different lignosulfonates.

Western Michigan University

Status and Outlooks of Flip Chip Technology

Technical Library | 2018-11-14 21:43:14.0

Status of flip chip technology such as wafer bumping, package substrate, flip chip assembly, and underfill will be reviewed in this study. Emphasis is placed on the latest developments of these areas in the past few years. Their future trends will also be recommended. Finally, the competition on flip chip technology will be briefly mentioned.

ASM Pacific Technology

An Experimental and Computational Study of the Current Carrying Capacity of High Performance PWB Interconnections

Technical Library | 2009-01-01 16:37:38.0

Recent technology advancement has enabled enhancement in PWB electrical performance and wiring density. These innovations have taken the form of improved materials, novel PWB interconnect structures, and manufacturing technology. One such advancement is Z-axis conductive interconnect. The Z-interconnect technology involves building mini-substrates of 2 or 3 layers each, then assembling several mini-substrates together using conductive paste.

i3 Electronics

Where PCBs and Printed Electronics Meet

Technical Library | 2016-07-14 18:21:29.0

Printed Circuit Boards (PCBs) and Printed Electronics (PE) both describe conductor/substrate combinations that make connections. Both PCB and PE technologies have been in use for a long time in one form or another with PCBs currently the standard for complex, high speed electronics and PE for user interface, complex form factor or other film based applications. New and innovative applications create the opportunity for promising structures. Taking advantage of the PCB shop's capability as well as the material set can help create these structures and indeed PE materials can find use in more traditional PCBs. New materials and new uses of existing materials open up many possibilities in electronic interconnecting structures. PCB manufacturers have a complex manufacturing infrastructure, well suited for both additive and subtractive conductor processing. While built around rigid material processing (flex PCB being the exception), there are opportunities for PE substrate processing. As electronics devices are applied to more and more parts of our lives, we need to continually push for better solutions. Fit, function, manufacturability, and cost are all important considerations. Crossing the PCB/PE boundary is a way to meet the challenge.

INSULECTRO

  1 2 3 4 Next

substrate and discoloration searches for Companies, Equipment, Machines, Suppliers & Information