Technical Library: test yields (Page 1 of 2)

"High Reliability Products" What does it really take - A Test Perspective

Technical Library | 2006-12-04 16:38:18.0

This paper will explore how test can be an integral part of manufacturing to assure High Reliability Products. We will discuss how test parameters and test techniques are effective in finding time zero vs. time dependent defects. Understanding of manufacturing processes in terms defect levels as well as defect types is very critical in defining test parameters, new test techniques and test alternatives. This ultimately can improve the yield, quality, and reliability. We will discuss the types of defects, time zero vs. time dependent defects, test parameters and effectiveness and new test techniques to find time dependent defects.

i3 Electronics

Case study: Improving PCBA Yield

Technical Library | 2010-04-22 09:11:54.0

Current situation: Present Rejection = 18%. Sigma Level = 2.42 Scope of Project: Vendor PCB Assembly to Functional Testing of PCBA

Larsen Toubro Medical Equipment & Systems Ltd

BVA: Molded Cu Wire Contact Solution for Very High Density Package-on- Package (PoP) Applications

Technical Library | 2015-01-28 17:39:34.0

Stacking heterogeneous semiconductor die (memory and logic) within the same package outline can be considered for less complex applications but combining the memory and processor functions in a single package has compromised test efficiency and overall package assembly yield. Separation and packaging the semiconductor functions into sections, on the other hand, has proved to be more efficient and, even though two interposers are required, more economical. The separated logic and memory sections are configured with the same uniform outline for vertical stacking (package-on-package). The most common configuration places the logic section as the base with second tier memory section soldered to a mating contact pattern. This paper addresses the primary technological challenges for reducing contact pitch and package-on-package interface technology.

Invensas Corporation

Designing PCBs for Test and Inspection

Technical Library | 2012-12-14 14:17:56.0

This article provides practical and affordable Design-for- Test (DFT) and Design-for-Inspection (DFI) methods that will have a positive impact on product costs, yield, reliability, and time-to-market. The properties of testability (including controllability and observability) will be analysed as they relate to analogue and digital design rules and their cause/effect, as well as the electrical and physical characteristics of proper PCB design.

Teradyne

Fine Tuning The Stencil Manufacturing Process and Other Stencil Printing Experiments

Technical Library | 2013-11-21 12:01:11.0

Previous experimentation on a highly miniaturized and densely populated SMT assembly revealed the optimum stencil alloy and flux-repellent coating for its stencil printing process. Production implementation of the materials that were identified in the study resulted in approximately 5% print yield improvement across all assemblies throughout the operation, validating the results of the initial tests. A new set of studies was launched to focus on the materials themselves, with the purpose of optimizing their performance on the assembly line (...) Results of the prior tests are reviewed, and the new test vehicle, experimental setup and results are presented and discussed.

Shea Engineering Services

Latent short circuit failure in high-rel PCBs caused by lack of cleanliness of PCB processes and base materials

Technical Library | 2021-03-10 23:57:29.0

Latent short circuit failures have been observed during testing of Printed Circuit Boards (PCB) for power distribution of spacecraft of the European Space Agency. Root cause analysis indicates that foreign fibers may have contaminated the PCB laminate. These fibers can provide a pathway for electromigration if they bridge the clearance between nets of different potential in the presence of humidity attracted by the hygroscopic laminate resin. PCB manufacturers report poor yield caused by contamination embedded in laminate. Inspections show ...

European Space Agency

Head in Pillow X-ray Inspection at Flextronics

Technical Library | 2014-12-18 17:22:34.0

Manufacturing technology faces challenges with new packages/process when confronting the need for high yields. Identifying product defects associated with the manufacturing process is a critical part of electronics manufacturing. In this project, we focus on how to use AXI to identify BGA Head-in-Pillow (HIP), which is challenging for AXI testing. Our goal is to help us understand the capabilities of current AXI machines.

Flex (Flextronics International)

Round Robin of High Frequency Test Methods by IPC-D24C Task Group

Technical Library | 2017-06-29 16:39:30.0

Currently there is no industry standard test method for measuring dielectric properties of circuit board materials at frequencies greater than about 10 GHz. Various materials vendors and test labs take different approaches to determine these properties. It is common for these different approaches to yield varying values of key properties like permittivity and loss tangent. The D-24C Task Group of IPC has developed this round robin program to assess these various methods from the "bottom up" to determine if standardized methods can be agreed upon to provide the industry with more accurate and valid characteristics of dielectrics used in high-frequency and high-speed applications.

DuPont

Stencil Printing Process Tools for Miniaturisation and High Yield Processing

Technical Library | 2023-06-12 19:00:21.0

The SMT print process is now very mature and well understood. However as consumers continually push for new electronic products, with increased functionality and smaller form factor, the boundaries of the whole assembly process are continually being challenged. Miniaturisation raises a number of issues for the stencil printing process. How small can we print? What are the tightest pitches? Can we print small deposits next too large for high mix technology assemblies? How closely can we place components for high density products? ...And then on top of this, how can we satisfy some of the cost pressures through the whole supply chain and improve yield in the production process! Today we are operating close to the limits of the stencil printing process. The area ratio rule (the relationship between stencil aperture opening and aperture surface area) fundamentally dictates what can and cannot be achieved in a print process. For next generation components and assembly processes these established rules need to be broken! New stencil printing techniques are becoming available which address some of these challenges. Active squeegees have been shown to push area ratio limits to new boundaries, permitting printing for next generation 0.3CSP technology. Results also indicate there are potential yield benefits for today's leading edge components as well. Stencil coatings are also showing promise. In tests performed to date it is becoming apparent that certain coatings can provide higher yield processing by extending the number of prints that can be performed in-between stencil cleans during a print process. Preliminary test results relating to the stencil coating technology and how they impact miniaturisation and high yield processing will be presented.

ASM Assembly Systems (DEK)

Testing Intermetallic Fragility on Enig upon Addition of Limitless Cu

Technical Library | 2014-01-23 16:49:55.0

As reliability requirements increase, especially for defense and aerospace applications, the need to characterize components used in electronic assembly also increases. OEM and EMS companies look to perform characterizations as early as possible in the process to be able to limit quality related issues and improve both assembly yields and ultimate device reliability. In terms of BGA devices, higher stress conditions, RoHS compatible materials and increased package densities tend to cause premature failures in intermetallic layers. Therefore it is necessary to have a quantitative and qualitative test methodology to address these interfaces.

Universal Instruments Corporation

  1 2 Next

test yields searches for Companies, Equipment, Machines, Suppliers & Information

Selective Soldering Nozzles

High Precision Fluid Dispensers
SMT feeders

High Throughput Reflow Oven
Software for SMT

Best Reflow Oven
Best SMT Reflow Oven

World's Best Reflow Oven Customizable for Unique Applications
PCB separator

Internet marketing services for manufacturing companies