Technical Library: tracing (Page 1 of 3)

Trace, Track and Control: High Production Output at Low Costs

Technical Library | 2010-01-19 19:12:08.0

Learn how Trace, Track and Control (TTC) solutions help manufacturers cut cost, cut waste, automate critical manufacturing processes, and increase yields—all critical elements in today’s economic environment.

Microscan

New Methods of Testing PCB Traces Capacity and Fusing

Technical Library | 2011-11-25 16:07:47.0

The article presents virtual and real investigations related to current capacity and fusing of PCB traces in high power applications and is based on a scientific paper delivered by authors at SIITME 2010 in Romania. The reason of performing the research a

UPB-CETTI University of Bucharest, Center for Technological Electronics and Interconnection Techniques

Modeling Resistance Increase In A Composite Ink Under Cyclic Loading

Technical Library | 2023-03-13 19:27:13.0

10%) and mean strains (>30%). A trace width effect is found for the fatigue behavior of 1 mm vs 2 mm wide specimens. The input specimen-characteristic curves are trace-width dependent, and the model predicts a decrease in Nf by a factor of up to 2 for the narrower trace width, in agreement with the experimental results. Two different methods are investigated to generate the rate of normalized resistance increase curves: uninterrupted fatigue tests (requiring ∼6–7 cyclic tests), and a single interrupted cyclic test (requiring only one specimen tested at progressively higher strain amplitude values). The results suggest that the initial decrease in normalized resistance rate only occurs for specimens with no prior loading. The minimum-rate curve is therefore recommended for more accurate fatigue estimates.

Georgia Institute of Technology

A Two-Layer Board Intellectual Property to Reduce Electromagnetic Radiation

Technical Library | 2011-03-24 18:48:30.0

In this paper, a PCB layout technique is proposed to maintain ideal return paths for high-speed traces routing. Our goal is to implement and verify the digital LCD-TV in 2-layer PCB including the high-speed memory interfaces with less electromagnetic radi

MediaTek Inc.

Pad Cratering - The Invisible Threat to the Electronics Industry

Technical Library | 2012-09-06 18:19:37.0

First published in the 2012 IPC APEX EXPO technical conference proceedings. Pad Cratering opens circuits. This occurs when the resin crack (fracture) migrates through a copper trace or via. This happens at assembly, in service or during handling. When com

Integral Technology, Inc

Leaded and Lead-Free Solder Paste Evaluation Screening Procedure

Technical Library | 2010-05-12 16:21:05.0

Numerous studies have shown that greater than 60% of end of line defects in SMT assembly can be traced to solder paste and the printing process. Reflowing adds another 15% or so. In light of this fact, it is surprising that no simplified procedure for solder paste evaluation has been documented. This paper is about such a procedure.

Indium Corporation

How Clean is Clean Enough – At What Level Does Each of The Individual Contaminates Cause Leakage and Corrosion Failures in SIR?

Technical Library | 2016-09-08 16:27:49.0

In this investigation a test matrix was completed utilizing 900 electrodes (small circuit board with parallel copper traces on FR-4 with LPI soldermask at 6, 10 and 50 mil spacing): 12 ionic contaminants were applied in five concentrations to three different spaced electrodes with five replicas each (three different bare copper trace spacing / five replications of each with five levels of ionic concentration). The investigation was to assess the electrical response under controlled heat and humidity conditions of the known applied contamination to electrodes, using the IPC SIR (surface insulation resistance) J-STD 001 limits and determine at what level of contamination and spacing the ionic / organic residue has a failing effect on SIR.

Foresite Inc.

Analysis of the Design Variables of Thermoforming Process on the Performance of Printed Electronic Traces

Technical Library | 2018-10-18 15:41:45.0

One specific market space of interest to emerging printed electronics is In Mold Label (IML) technology. IML is used in many consumer products and white good applications. When combined with electronics, the In Mold Electronics (IME) adds compelling new product functionality. Many of these products have multi-dimensional features and therefore require thermoforming processes in order to prepare the labels before they are in-molded. While thermoforming is not a novel technique for IML, the addition of printed electronic functional traces is not well documented. There is little or no published work on printed circuit performance and design interactions in the thermoforming process that could inform improved IME product designs. A general full factorial Design of Experiments (DOE) was used to analyze the electrical performance of the conductive silver ink trace/polycarbonate substrate system. Variables of interest include trace width, height of draw, and radii of both top and bottom curvatures in the draw area. Thermoforming tooling inserts were fabricated for eight treatment combinations of these variables. Each sample has one control and two formed strips. Electrical measurements were taken of the printed traces on the polymer sheets pre- and post- forming with a custom fixture to evaluate the effect on resistance. The design parameters found to be significant were draw height and bottom radius, with increased draw and smaller bottom curvature radii both contributing to the circuits’ resistance degradation. Over the ranges evaluated, the top curvature radii had no effect on circuit resistance. Interactions were present, demonstrating that circuit and thermoforming design parameters need to be studied as a system. While significant insight impacting product development was captured further work will be executed to evaluate different ink and substrate material sets, process variables, and their role in IME.

Jabil Circuit, Inc.

Improve Crimp Quality to Increase Productivity

Technical Library | 2015-08-17 09:07:11.0

Since a high percentage of product failures can be traced to poor electrical connections, crimp quality is of paramount importance. There are many factors that come into play that affect crimp quality and knowing the relevant factors, and to what extent each factor affects the end result, will help to guide the process engineer towards achieving the best possible results.

Schleuniger, Inc.

Innovative Electroplating Processes for IC Substrates - Via Fill, Through Hole Fill, and Embedded Trench Fill

Technical Library | 2021-06-21 19:34:02.0

In this era of electronics miniaturization, high yield and low-cost integrated circuit (IC) substrates play a crucial role by providing a reliable method of high density interconnection of chip to board. In order to maximize substrate real-estate, the distance between Cu traces also known as line and space (L/S) should be minimized. Typical PCB technology consists of L/S larger than 40 µ whereas more advanced wafer level technology currently sits at or around 2 µm L/S. In the past decade, the chip size has decreased significantly along with the L/S on the substrate. The decreasing chip scales and smaller L/S distances has created unique challenges for both printed circuit board (PCB) industry and the semiconductor industry. Fan-out panel-level packaging (FOPLP) is a new manufacturing technology that seeks to bring the PCB world and IC/semiconductor world even closer. While FOPLP is still an emerging technology, the amount of high-volume production in this market space provide a financial incentive to develop innovative solutions in order to enable its ramp up. The most important performance aspect of the fine line plating in this market space is plating uniformity or planarity. Plating uniformity, trace/via top planarity, which measures how flat the top of the traces and vias are a few major features. This is especially important in multilayer processing, as nonuniformity on a lower layer can be transferred to successive layers, disrupting the device design with catastrophic consequences such as short circuits. Additionally, a non-planar surface could also result in signal transmission loss by distortion of the connecting points, like vias and traces. Therefore, plating solutions that provide a uniform, planar profile without any special post treatment are quite desirable.

MacDermid Inc.

  1 2 3 Next

tracing searches for Companies, Equipment, Machines, Suppliers & Information

Win Source Online Electronic parts

World's Best Reflow Oven Customizable for Unique Applications
Online Equipment Auction Jabil Monterrey MX Aug 19, 2024

High Precision Fluid Dispensers
Encapsulation Dispensing, Dam and Fill, Glob Top, CSOB

High Throughput Reflow Oven