Industry Directory | Manufacturer
CSM Instruments develops, manufactures and sells instruments to characterize mechanical properties of surfaces. We have been the world leader in this market for more than 30 years.
Industry Directory | Consultant / Service Provider / Manufacturer
From the Irvine, CA office Nanovea began designing and manufacturing instruments after years of experience in providing solutions for profilometry, mechanical and tribology applications.
New Equipment | Test Equipment
The Micro Scratch Tester is widely used to characterize adhesion failure of thin films and coatings, with a typical thickness below 5 µm. The MST is also used in the analysis of organic and inorganic; soft and hard coatings. Applications include thin
Nanovea Mechanical Testers provide unmatched multi-function Nano and Micro/Macro modules on a single platform. Both the Nano and Micro/Macro modules include scratch tester, hardness tester and wear tester modes providing the widest and most user frie
Used SMT Equipment | General Purpose Test & Measurement
Main features: • Capture 1 million samples in about 5 seconds, with sampling rates up to 250,000 samples/second• Built-in high sensitivity O/E (-15 dBm, typical, SMF)• High bandwidth: 35 GHz (optical, SMF), 25 GHz (optical, MMF), 40 GHz (electrical)•
Industry News | 2018-10-18 08:00:40.0
SMT solder joint quality and appearance inspection process
Industry News | 2018-10-18 08:01:00.0
SMT solder joint quality and appearance inspection process
Technical Library | 2020-07-08 20:05:59.0
There is a compelling need for functional testing of high-speed input/output signals on circuit boards ranging from 1 gigabit per second (Gbps) to several hundred Gbps. While manufacturing tests such as Automatic Optical Inspection (AOI) and In-Circuit Test (ICT) are useful in identifying catastrophic defects, most high-speed signals require more scrutiny for failure modes that arise due to high-speed conditions, such as jitter. Functional ATE is seldom fast enough to measure high-speed signals and interpret results automatically. Additionally, to measure these adverse effects it is necessary to have the tester connections very close to the unit under test (UUT) as lead wires connecting the instruments can distort the signal. The solution we describe here involves the use of a field programmable gate array (FPGA) to implement the test instrument called a synthetic instrument (SI). SIs can be designed using VHDL or Verilog descriptions and "synthesized" into an FPGA. A variety of general-purpose instruments, such as signal generators, voltmeters, waveform analyzers can thus be synthesized, but the FPGA approach need not be limited to instruments with traditional instrument equivalents. Rather, more complex and peculiar test functions that pertain to high-speed I/O applications, such as bit error rate tests, SerDes tests, even USB 3.0 (running at 5 Gbps) protocol tests can be programmed and synthesized within an FPGA. By using specific-purpose test mechanisms for high-speed I/O the test engineer can reduce test development time. The synthetic instruments as well as the tests themselves can find applications in several UUTs. In some cases, the same test can be reused without any alteration. For example, a USB 3.0 bus is ubiquitous, and a test aimed at fault detection and diagnoses can be used as part of the test of any UUT that uses this bus. Additionally, parts of the test set may be reused for testing another high-speed I/O. It is reasonable to utilize some of the test routines used in a USB 3.0 test, in the development of a USB 3.1 (running at 10 Gbps), even if the latter has substantial differences in protocol. Many of the SI developed for one protocol can be reused as is, while other SIs may need to undergo modifications before reuse. The modifications will likely take less time and effort than starting from scratch. This paper illustrates an example of high-speed I/O testing, generalizes failure modes that are likely to occur in high-speed I/O, and offers a strategy for testing them with SIs within FPGAs. This strategy offers several advantages besides reusability, including tester proximity to the UUT, test modularization, standardization approaching an ATE-agnostic test development process, overcoming physical limitations of general-purpose test instruments, and utilization of specific-purpose test instruments. Additionally, test instrument obsolescence can be overcome by upgrading to ever-faster and larger FPGAs without losing any previously developed design effort. With SIs and tests scalable and upward compatible, the test engineer need not start test development for high-speed I/O from scratch, which will substantially reduce time and effort.
requiring regeneration from scratch to address very