| | | | I am looking for some design guidelines (length, width, spacing) for solder thieves which are placed behind trailing pins of wave soldered SOICs. I'd appreciate it if some one could direct me to the appropropriate reference. | | Also, has any one performed any experiments to determine the optimal solder thief design? | | Thanks for the help. | | Ted | Ted, | Not very scientific, but I always use a footprint that looks just like the SOIC with two extra pads trailing behind it. It's probably not optimal, but it's a no-brainer for SOIC's and it works fine. | Chrys Hi Ted! My input isn't very scientific either, just some experience working in contract manufacturing seeing quite a few different designs out on the production floor. Chris is right, pretty much the same size pad as the what's in the footprint will work...although I've seen pads that are slightly larger work even better. With the same sized pads occasionally, and ONLY occassionally, I'll see one or two bridges...nothing to really speak of. With the larger thieving pads I've never seen a bridge on a 50-mil pitch SOIC. One other thing about SOIC pads that you can do to reduce the bridging on the bottom, is to make the pads .020" wide, it's a little narrower than what IPC calls out, but it reduces the chance of shorts when wave soldering. Also, if you're only gonna put the pads on the trailing edge of the SOIC, be absolutely sure of what that direction is gonna be, it would suck a little bit to lay the pads out for one direction and have to run the board in the other... -Steve Gregory-
reply »