Technical Library: chip bonder rework (Page 1 of 1)

Profiling for Successful BGA/CSP Rework

Technical Library | 2013-08-14 14:06:48.0

This paper discusses how to successfully profile a printed circuit board when reworking Ball Grid Array and Chip Scale Packages.

Metcal

Lead-free Rework Process For Chip Scale Packages

Technical Library | 2007-03-28 10:18:33.0

Legislation against the use of lead in electronics has been the driving force behind the use of lead-free solders, surface finishes, and component lead finishes. The major concern in using lead-free solders in the assembly and rework Chip Scale Packages (CSPs) is the relatively high temperatures that the components and the boards experience. Fine-pitch CSPs have very low standoff heights following assembly making inspection and rework of these components more difficult. One other concern pertinent to rework is the temperature of the neighboring components during rework. These issues, coupled with the limitations of rework equipment to handle lead-free reflow temperatures, make the task of reworking lead-free assemblies more challenging.

Universal Instruments Corporation

Process Issues For Fine Pitch CSP Rework and Scavenging

Technical Library | 2013-03-04 16:51:00.0

Chip-scale (or chip-size) packages are rapidly becoming an important element in electronics due to their size, performance, and cost advantages [Hou, 1998]. The Chip Scale Package (CSP) is becoming a key semiconductor package type, particularly for consumer products. Due to their relatively smaller size, new challenges are presented in the rework and repair of CSPs. (...) The specific focus of this paper is the removal process for rework of CSPs and the site scavenging methods required to properly prepare the circuit board for a new component. Process factors such as the heating, fluxing and, atmosphere are discussed.

Universal Instruments Corporation

High Phosphorus ENIG – highest resistance against corrosive environment

Technical Library | 2023-01-10 20:15:42.0

Over the past years there has been consistent growth in the use of electroless nickel / immersion gold (ENIG) as a final finish. The finish is now frequently being used for PBGA, CSP, QFP and COB and more recently gathered considerable interest as a low cost under-bump metallization for flip chip bumping application. One of the largest users for this finish has been the telecommunication industry, were millions of square meters of PCBs with ENIG have been successfully used. The nickel layer offers advantages such as multiple soldering cycles and hand reworks without copper dissolution being a factor. The nickel also acts as a reinforcement to improve through-hole and blind micro via thermal integrity. In addition the nickel layer offers advantages such as co-planarity, Al-wire bondability and the use as contact surface for keypads or contact switching. Especially those pads, which are not covered by solder need a protective coating in corrosive environment – such as high humidity or pollutant gas.

Atotech

Cracking Problems in Low-Voltage Chip Ceramic Capacitors

Technical Library | 2022-09-25 20:03:37.0

Cracking remains the major reason of failures in multilayer ceramic capacitors (MLCCs) used in space electronics. Due to a tight quality control of space-grade components, the probability that as manufactured capacitors have cracks is relatively low, and cracking is often occurs during assembly, handling and the following testing of the systems. Majority of capacitors with cracks are revealed during the integration and testing period, but although extremely rarely, defective parts remain undetected and result in failures during the mission. Manual soldering and rework that are often used during low volume production of circuit boards for space aggravate this situation. Although failures of MLCCs are often attributed to the post-manufacturing stresses, in many cases they are due to a combination of certain deviations in the manufacturing processes that result in hidden defects in the parts and excessive stresses during assembly and use. This report gives an overview of design, manufacturing and testing processes of MLCCs focusing on elements related to cracking problems. The existing and new screening and qualification procedures and techniques are briefly described and assessed by their effectiveness in revealing cracks. The capability of different test methods to simulate stresses resulting in cracking, mechanisms of failures in capacitors with cracks, and possible methods of selecting capacitors the most robust to manual soldering stresses are discussed.

NASA Office Of Safety And Mission Assurance

  1  

chip bonder rework searches for Companies, Equipment, Machines, Suppliers & Information

2024 Eptac IPC Certification Training Schedule

Smt Feeder repair service centers in Europe, North, South America
See Your 2024 IPC Certification Training Schedule for Eptac

Wave Soldering 101 Training Course
PCB Handling Machine with CE

High Precision Fluid Dispensers
PCB Handling with CE

Software programs for SMT placement and AOI Inspection machines from CAD or Gerber.
Voidless Reflow Soldering

World's Best Reflow Oven Customizable for Unique Applications