Technical Library | 2023-08-16 18:02:27.0
One of our customers in the medical industry requested dam and fill application testing on a Kapton substrate. The material needed to be non-conductive for dispensing around electrical components, acting as structural support. Ultimately the product will be folded, therefore the footprint had to be small.
Technical Library | 2007-06-21 17:03:16.0
The rapid assimilation of Ball Grid Array (BGA) and other Area Array Package technology in the electronics industry is due to the fact that this package type allows for a greater I/O count in a smaller area while maintaining a pitch that allows for ease of manufacture (...) While there have been several studies comparing these two attachment methods, this study highlights the effect of rework technique on the electrical characteristics and reliability of reworked BGAs.
Technical Library | 2020-07-08 20:05:59.0
There is a compelling need for functional testing of high-speed input/output signals on circuit boards ranging from 1 gigabit per second (Gbps) to several hundred Gbps. While manufacturing tests such as Automatic Optical Inspection (AOI) and In-Circuit Test (ICT) are useful in identifying catastrophic defects, most high-speed signals require more scrutiny for failure modes that arise due to high-speed conditions, such as jitter. Functional ATE is seldom fast enough to measure high-speed signals and interpret results automatically. Additionally, to measure these adverse effects it is necessary to have the tester connections very close to the unit under test (UUT) as lead wires connecting the instruments can distort the signal. The solution we describe here involves the use of a field programmable gate array (FPGA) to implement the test instrument called a synthetic instrument (SI). SIs can be designed using VHDL or Verilog descriptions and "synthesized" into an FPGA. A variety of general-purpose instruments, such as signal generators, voltmeters, waveform analyzers can thus be synthesized, but the FPGA approach need not be limited to instruments with traditional instrument equivalents. Rather, more complex and peculiar test functions that pertain to high-speed I/O applications, such as bit error rate tests, SerDes tests, even USB 3.0 (running at 5 Gbps) protocol tests can be programmed and synthesized within an FPGA. By using specific-purpose test mechanisms for high-speed I/O the test engineer can reduce test development time. The synthetic instruments as well as the tests themselves can find applications in several UUTs. In some cases, the same test can be reused without any alteration. For example, a USB 3.0 bus is ubiquitous, and a test aimed at fault detection and diagnoses can be used as part of the test of any UUT that uses this bus. Additionally, parts of the test set may be reused for testing another high-speed I/O. It is reasonable to utilize some of the test routines used in a USB 3.0 test, in the development of a USB 3.1 (running at 10 Gbps), even if the latter has substantial differences in protocol. Many of the SI developed for one protocol can be reused as is, while other SIs may need to undergo modifications before reuse. The modifications will likely take less time and effort than starting from scratch. This paper illustrates an example of high-speed I/O testing, generalizes failure modes that are likely to occur in high-speed I/O, and offers a strategy for testing them with SIs within FPGAs. This strategy offers several advantages besides reusability, including tester proximity to the UUT, test modularization, standardization approaching an ATE-agnostic test development process, overcoming physical limitations of general-purpose test instruments, and utilization of specific-purpose test instruments. Additionally, test instrument obsolescence can be overcome by upgrading to ever-faster and larger FPGAs without losing any previously developed design effort. With SIs and tests scalable and upward compatible, the test engineer need not start test development for high-speed I/O from scratch, which will substantially reduce time and effort.
Technical Library | 2019-04-07 23:34:10.0
Ingress Protection Test Chamber is used to determine the protection degree of product enclosures,the protection level provided by the enclosure is called IP code,our IP test chamber compeletely follow the standard IEC60529 and others. IP protection grade is an important index of electrical equipment safety protection. Protective-grade systems such as ip, which provide a method of classifying products in terms of dust-proof, waterproof and anti-collision levels of electrical equipment and packaging, which have been recognized by most European countries, as drafted by the International Electrotechnical Association (iec (international electro technical commission). And announced in ied529 (bs en 60529 / 1992) outer packing protection grade (ip code). The level of protection is expressed in terms of IP followed by two numbers, which are used to define the level of protection. The first number indicates the extent of the equipment‘s resistance to dust, or the degree to which people are protected from harm in sealed environments. I represents a level that prevents solid foreign matter from entering, with a maximum level of 6; The second number indicates the extent to which the equipment is waterproof. P represents the level of protection against influent and the highest level is 8. Such as the protection level of the motor ip65. Contact electrical equipment protection and external material protection level (first digit) Electrical equipment waterproof protection level (second digit) . IP is the international code used to identify the protection grade ip grade consists of two numbers, the first number for dust, and the second number for waterproof, the larger the number means the better protection level.
Technical Library | 2022-05-02 21:35:53.0
Testing of electronic assemblies involves three elements: the device under test, test equipment, and fixturing to make the connections between them. The challenge for a test engineer building a sophisticated test system is that instrumentation may need to measure thousands of test points through the mechanical interconnect.
Technical Library | 2021-11-25 01:24:20.0
Pressure transmitter is a kind of pressure measuring instrument widely used in many transmitters. It is widely used in petroleum, chemical, metallurgy, food, electric power, medicine, papermaking, textile and other industries. It is mainly used to detect the differential pressure, pressure, absolute pressure and liquid level of fluid.
Technical Library | 2013-04-04 15:28:39.0
This paper will outline and define what requirements must be adhered to for the OEM community to truly achieve the IPC class product from the Electrical Test standpoint. This will include the test point optimization matrix, Isolation (shorts) parameters and Continuity (opens) parameters. This paper will also address the IPC Class III/A additional requirements for Aerospace and Military Avionics. The disconnect exists between OEMs understanding the requirements of their specific IPC class design versus the signature that will be presented from their design. This results in many Class III builds failing at Electrical Test... First published in the 2012 IPC APEX EXPO technical conference proceedings
Technical Library | 2012-12-14 14:28:20.0
This paper examines the potential failure mechanisms that can damage modern lowvoltage CMOS devices and their relationship to electrical testing. Failure mechanisms such as electrostatic discharge (ESD), CMOS latch-up, and transistor gate oxide degradation can occur as a result of electrical over-voltage stress (EOS). In this paper, EOS due to electrical testing is examined and an experiment is conducted using pulsed voltage waveforms corresponding to conditions encountered during in-circuit electrical testing. Experimental results indicate a correlation between amplitude and duration of the pulse waveform and device degradation due to one or more of the failure mechanisms.
Technical Library | 2014-01-23 16:49:55.0
As reliability requirements increase, especially for defense and aerospace applications, the need to characterize components used in electronic assembly also increases. OEM and EMS companies look to perform characterizations as early as possible in the process to be able to limit quality related issues and improve both assembly yields and ultimate device reliability. In terms of BGA devices, higher stress conditions, RoHS compatible materials and increased package densities tend to cause premature failures in intermetallic layers. Therefore it is necessary to have a quantitative and qualitative test methodology to address these interfaces.
Technical Library | 2015-08-13 15:52:40.0
Pad cratering has become more prevalent with the switch to lead free solders and lead free compatible laminates. This mainly is due to the use of higher reflow temperature, stiffer Pb-free solder alloys, and the more brittle Pb-free compatible laminates. However, pad cratering is difficult to detect by monitoring electric resistance since pad cratering initiates before an electrical failure occurs. Several methods have been developed to evaluate laminate materials' resistance to pad cratering. Pad-solder level tests include ball shear, ball pull and pin pull. The detailed methods for ball shear, ball pull, and pin pull testing are documented in an industry standard IPC-9708. Bansal, et al. proposed to use acoustic emission (AE) sensors to detect pad cratering during four-point bend test. Currently there is an industry-working group working on test guidelines for acoustic emission measurement during mechanical testing.