Technical Library: first yield (Page 1 of 2)

An Introduction to Solder Materials

Technical Library | 1999-04-15 06:56:07.0

Solder paste is a seemingly simple material that forms one of the foundations of the surface mount assembly operation. If the solder paste does not do its job correctly then first pass yield will be severely reduced.

Heraeus

Aiming for High First-pass Yields in a Lead-free Environment

Technical Library | 2010-03-04 18:11:53.0

While the electronics manufacturing industry has been occupied with the challenge of RoHS compliance and with it, Pb-free soldering, established trends of increasing functionality and miniaturization have continued. The increasing use of ultra-fine pitch and area-array devices presents challenges in both printing and flux technology. With the decrease in both the size and the pitch of said components, new problems may arise, such as head-in-pillow and graping defects

Indium Corporation

PTH Core-to-Core Interconnect Using Sintered Conductive Pastes

Technical Library | 2013-03-07 18:25:36.0

The market for high-layer-count printed circuit boards (PCB) containing blind and buried vias was once relatively small, and focused on specialized applications in the military and high end computing. The demand for these types of PCBs today is being driven by an increasing number of commercial applications in the telecommunications and semiconductor test market segments. These applications typically require high-aspect-ratio plated-through-holes (PTHs) and blind and buried vias in order to meet the applications interconnect density requirements. Blind and buried vias and high aspect ratio PTHs continue to present manufacturing challenges and frequently are the limiting features to achieving high fabrication yield... First published in the 2012 IPC APEX EXPO technical conference proceedings

Ormet Circuits, Inc.

Fix The Process Not Just The Product

Technical Library | 2015-04-03 20:02:31.0

Understanding your process and how to minimize defects has always been important. Nowadays, its importance is increasing with the complexity of products and the customers demand for higher quality. Quality Management Solutions (QMS) that integrate real-time test and inspection results with engineering and production data, can allow the optimization of the entire manufacturing process. We will describe the cost and time benefits of a QMS system when integrated with engineering data and manufacturing processes. We will use real examples that can be derived from integrating this data. This paper also discusses the aspects of Quality Management Software that enables electronic manufacturers to efficiently deliver products while achieving higher quality, reduce manufacturing costs and cutting repair time. Key words: Quality Management Software, ICT, Repair workstations, First Pass Yield, Pareto analysis, Flying Probe, QMS.

Digitaltest Inc.

Improve SMT Assembly Yields Using Root Cause Analysis in Stencil Design

Technical Library | 2018-07-18 16:28:26.0

Reduction of first pass defects in the SMT assembly process minimizes cost, assembly time and improves reliability. These three areas, cost, delivery and reliability determine manufacturing yields and are key in maintaining a successful and profitable assembly process. It is commonly accepted that the solder paste printing process causes the highest percentage of yield challenges in the SMT assembly process. As form factor continues to get smaller, the challenge to obtain 100% yield becomes more difficult.This paper will identify defects affecting SMT yields in the printing process and discuss their Root Cause. Outer layer copper weight and surface treatment will also be addressed as to their effect on printability. Experiments using leadless and emerging components will be studied and root cause analysis will be presented

FCT ASSEMBLY, INC.

Optimizing Stencil Design For Lead-Free Smt Processing

Technical Library | 2023-06-12 19:18:24.0

As any new technology emerges, increasing levels of refinement are required to facilitate the mainstream implementation and continual improvement processes. In the case of lead-free processing, the initial hurdles of alloy and chemistry selection are cleared on the first level, providing a base process. The understanding gained from early work on the base process leads to the next level of refinement in optimizing the primary factors that influence yield. These factors may include thermal profiles, PWB surface finishes, component metallization, solder mask selection or stencil design.

Cookson Electronics Assembly Materials

IPC Standards and Printed Electronics Monetization

Technical Library | 2013-05-23 17:41:21.0

Printed Electronics is considered by many international technologists to be a platform for manufacturing innovation. Its rich portfolio of advanced multi-functional nano-designed materials, scalable ambient processes, and high volume manufacturing technologies lends itself to offer an opportunity for sustained manufacturing innovation. The success of introducing a new manufacturing technology is strongly dependent on the ability to achieve high final product yields at current or reduced cost. In the past, standards have been the critical vehicles to enable manufacturing success... First published in the 2012 IPC APEX EXPO technical conference proceedings.

Printovate Technologies, Inc.

With Koh Young, Matric Group Delivers Breakthrough Operational Improvements

Technical Library | 2023-10-19 22:03:14.0

Koh Young Technology, the industry leader in True 3D measurement-based inspection solutions, proudly releases another customer success story with Matric Group. This case study shows how Matric Group has leveraged their partnership with Koh Young to be one of the first in the industry to use pre-reflow AOI as a game-changer for line efficiency and improved yield. All while creating a central inspection war room to allow just one person to manage all inline inspection, increasing automation, and control and mitigating talent shortages.

Koh Young America, Inc.

Approaches to Overcome Nodules and Scratches on Wire Bondable Plating on PCBs

Technical Library | 2020-08-27 01:22:45.0

Initially adopted internal specifications for acceptance of printed circuit boards (PCBs) used for wire bonding was that there were no nodules or scratches allowed on the wirebond pads when inspected under 20X magnification. The nodules and scratches were not defined by measurable dimensions and were considered to be unacceptable if there was any sign of a visual blemish on wire-bondable features. Analysis of the yield at a PCB manufacturer monitored monthly for over two years indicated that the target yield could not be achieved, and the main reasons for yield loss were due to nodules and scratches on the wirebonding pads. The PCB manufacturer attempted to eliminate nodules and scratches. First, a light-scrubbing step was added after electroless copper plating to remove any co-deposited fine particles that acted as a seed for nodules at the time of copper plating. Then, the electrolytic copper plating tank was emptied, fully cleaned, and filtered to eliminate the possibility of co-deposited particles in the electroplating process. Both actions greatly reduced the density of the nodules but did not fully eliminate them. Even though there was only one nodule on any wire-bonding pad, the board was still considered a reject. To reduce scratches on wirebonding pads, the PCB manufacturer utilized foam trays after routing the boards so that they did not make direct contact with other boards. This action significantly reduced the scratches on wire-bonding pads, even though some isolated scratches still appeared from time to time, which caused the boards to be rejected. Even with these significant improvements, the target yield remained unachievable. Another approach was then taken to consider if wire bonding could be successfully performed over nodules and scratches and if there was a dimensional threshold where wire bonding could be successful. A gold ball bonding process called either stand-off-stitch bonding (SSB) or ball-stitch-on-ball bonding (BSOB) was used to determine the effects of nodules and scratches on wire bonds. The dimension of nodules, including height, and the size of scratches, including width, were measured before wire bonding. Wire bonding was then performed directly on various sizes of nodules and scratches on the bonding pad, and the evaluation of wire bonds was conducted using wire pull tests before and after reliability testing. Based on the results of the wire-bonding evaluation, the internal specification for nodules and scratches for wirebondable PCBs was modified to allow nodules and scratches with a certain height and a width limitation compared to initially adopted internal specifications of no nodules and no scratches. Such an approach resulted in improved yield at the PCB manufacturer.

Teledyne DALSA

Solder Joint Encapsulant Adhesive POP Assembly Solution

Technical Library | 2014-05-12 09:24:11.0

With the advancement of the electronic industry, Package on package (POP) has become increasingly popular IC package for electronic devices, particularly in mobile devices due to its benefits of miniaturization, design flexibility and cost efficiency. However, there are some issues that have been reported such as SIR drop due to small gap between top and bottom components, difficulty underfilling and rework due to stacked IC components and process yield issues. Some suppliers have reported using some methods such as dipping epoxy paste or epoxy flux to address these issues, but so far, no customer has reported using these methods or materials in their mass production. In order to address these issues for POP assembly, YINCAE has successfully developed a first individual solder joint encapsulant adhesive.

YINCAE Advanced Materials, LLC.

  1 2 Next

first yield searches for Companies, Equipment, Machines, Suppliers & Information

See Your 2024 IPC Certification Training Schedule for Eptac

We offer SMT Nozzles, feeders and spare parts globally. Find out more
SMT feeders

High Precision Fluid Dispensers
SMT feeders

Wave Soldering 101 Training Course
All Surplus Auction - December 18, 2024

Best Reflow Oven


SMT & PCB Equipment - MPM, DEK, Heller, Europlacer and more...