Technical Library | 2010-05-12 16:21:05.0
Numerous studies have shown that greater than 60% of end of line defects in SMT assembly can be traced to solder paste and the printing process. Reflowing adds another 15% or so. In light of this fact, it is surprising that no simplified procedure for solder paste evaluation has been documented. This paper is about such a procedure.
Technical Library | 2016-08-02 06:04:42.0
The next generation FUNDAS rest on one and only one motto (i.e.) technology up-gradation. For innovations in any corner of the world, a completely unique electronic solution is derived that accounts for fast trending modernization in the lifestyle of humans. With electronic design or manufacturing solution, the printed circuit boards are the groundwork for every electronic project. As the electronic control system and instruments are now applied in every predominant market across the globe, the use of PCB is predicted to have universal application in the global society. This article details you on the type of PCB’s used in the industrial sector, the application of PCB and innovations marked in the industrial sector with current steps taken by PCB manufacturers to provide unique solutions to the industrial sharks. See more: http://www.technotronix.us/pcbblog/printed-circuit-board-for-industrial-application-drives-a-wave-of-innovation/
Technical Library | 2017-10-05 17:13:04.0
Intermetallic compounds (IMC) in solder bonds are commonly considered critical for the reliability of interconnections. The microstructure and thermal aging characteristics of solder bonds of crystalline silicon solar cells are investigated, whereby two solders, Sn60Pb40 and a lead-free, low melting point alternative Sn41Bi57Ag2 are considered.
Technical Library | 2022-10-31 17:25:37.0
Mixed formulation solder alloys refer to specific combinations of Sn-37Pb and SAC305 (96.5Sn–3.0Ag–0.5Cu). They present a solution for the interim period before Pb-free electronic assemblies are universally accepted. In this work, the surfaces of mixed formulation solder alloys have been studied by in situ and real-time Auger electron spectroscopy as a function of temperature as the alloys are raised above the melting point. With increasing temperature, there is a growing fraction of low-level, bulk contaminants that segregate to the alloy surfaces. In particular, the amount of surface C is nearly _50–60 at. % C at the melting point. The segregating impurities inhibit solderability by providing a blocking layer to reaction between the alloy and substrate. A similar phenomenon has been observed over a wide range of (SAC and non-SAC) alloys synthesized by a variety of techniques. That solder alloy surfaces at melting have a radically different composition from the bulk uncovers a key variable that helps to explain the wide variability in contact angles reported in previous studies of wetting and adhesion. VC 2011 American Vacuum Society. [DOI: 10.1116/1.3584821]
Technical Library | 2006-10-02 14:26:47.0
This paper addresses the assembly and reliability of 0.5 mm pitch leadless Chip Scale Packages (CSP) on .062" immersion Ag plated printed circuit boards (PCB) using Pb-free solder paste. Four different leadless CSP designs were studied and each was evaluated using multiple PCB attachment pad designs.
Technical Library | 2007-04-18 19:23:22.0
Recent investigations have revealed that Pb-free solder joints may be fragile, prone to premature interfacial failure particularly under shock loading, as initially formed or tend to become so under moderate thermal aging. Depending on the solder pad surface finish, different mechanisms are clearly involved, but none of the commonly used surface finishes appear to be consistently immune to embrittlement processes. This is of obvious concern for products facing relatively high operating temperatures for protracted times and/or mechanical shock or strong vibrations in service.
Technical Library | 2007-09-27 16:18:15.0
Considerable interest exists in the process known as the pinin- paste, or the Alternative Assembly and Reflow Technology (AART) process. The AART process allows for the simultaneous reflow of both odd-form and through hole devices as well as surface mount components. This process has several advantages over the typical mixed technology process sequence that includes wave soldering and/or hand soldering, often in addition to reflow soldering.
Technical Library | 2007-03-28 10:18:33.0
Legislation against the use of lead in electronics has been the driving force behind the use of lead-free solders, surface finishes, and component lead finishes. The major concern in using lead-free solders in the assembly and rework Chip Scale Packages (CSPs) is the relatively high temperatures that the components and the boards experience. Fine-pitch CSPs have very low standoff heights following assembly making inspection and rework of these components more difficult. One other concern pertinent to rework is the temperature of the neighboring components during rework. These issues, coupled with the limitations of rework equipment to handle lead-free reflow temperatures, make the task of reworking lead-free assemblies more challenging.
Technical Library | 2007-05-09 18:26:16.0
High Density Interconnect (HDI) technology is fast becoming the enabling technology for the next generation of small portable electronic communication devices. These methods employ many different dielectrics and via fabrication technologies. In this research, the effect of the proximity of microvias to Plated Through Holes (PTHs) and its effect on the reliability of the microvias was extensively evaluated. The reliability of microvia interconnect structures was evaluated using Liquid-To-Liquid Thermal Shock (LLTS) testing (-55oC to +125oC). Comprehensive failure analysis was performed on microvias fabricated using different via fabrication technologies.
Technical Library | 2007-06-27 15:43:06.0
Traditionally most flip chips were designed with large bumps on a coarse pitch. However, as the trend towards smaller, more compact assemblies continues the sizes of semiconductor packages are forced to stay in line. New designs are incorporating smaller bump diameters on increasingly aggressive pitches, and in many cases decreasing the total IO count. With fewer and smaller bumps to distribute the load of the placement force it is becoming increasingly vital for equipment manufacturers to meet the challenge in offering low force placement solutions. One such solution will be presented in the following discussion. Also presented will be ways to minimize the initial impact spike that flip chips experience upon placement.