Technical Library: hole fill compound (Page 1 of 2)

Via Filling Applications in Practice

Technical Library | 2020-07-15 18:49:03.0

Via Filling • Through Hole Vias - IPC-4761 – Plugging – Filling – Filled & Capped • MicroviaFilling and Stacked Vias

Würth Elektronik GmbH & Co. KG

Advanced Cu Electroplating Process for Any Layer Via Fill Applications with Thin Surface Copper

Technical Library | 2019-06-26 23:21:49.0

Copper-filled micro-vias are a key technology in high density interconnect (HDI) designs that have enabled increasing miniaturization and densification of printed circuit boards for the next generation of electronic products. Compared with standard plated through holes (PTHs) copper filled vias provide greater design flexibility, improved signal performance, and can potentially help reduce layer count, thus reducing cost. Considering these advantages, there are strong incentives to optimize the via filling process. This paper presents an innovative DC acid copper via fill formulation, for VCP (Vertical Continues Plating) applications which rapidly fills vias while minimizing surface plating.

MacDermid Inc.

Effect of Contact Time on Lead-Free Wave Soldering

Technical Library | 2008-08-28 22:50:11.0

The increasing use of lead-free solder has introduced a new set of process parameters when setting up wave solder equipment for effective soldering. Determining the proper flow characteristics of the solder wave for adequate hole fill is an essential step in achieving a reliable process. A variety of solder waves exist in the industry; each with advantages and disadvantages when performing lead-free wave soldering. One way to ensure adequate hole-fill is by increasing contact time at the Chip Wave.

Speedline Technologies, Inc.

Fill the Void IV: Elimination of Inter-Via Voiding

Technical Library | 2019-10-10 00:26:28.0

Voids are a plague to our electronics and must be eliminated! Over the last few years we have studied voiding in solder joints and published three technical papers on methods to "Fill the Void." This paper is part four of this series. The focus of this work is to mitigate voids for via in pad circuit board designs. Via holes in Quad Flat No-Lead (QFN) thermal pads create voiding issues. Gasses can come out of via holes and rise into the solder joint creating voids. Solder can also flow down into the via holes creating gaps in the solder joint. One method of preventing this is via plugging. Via holes can be plugged, capped, or left open. These via plugging options were compared and contrasted to each other with respect to voiding. Another method of minimizing voiding is through solder paste stencil design. Solder paste can be printed around the via holes with gas escape routes. This prevents gasses from via holes from being trapped in the solder joint. Several stencil designs were tested and voiding performance compared and contrasted. In many cases voiding will be reduced only if a combination of mitigation strategies are used. Recommendations for combinations of via hole plugging and stencil design are given. The aim of this paper is to help the reader to "Fill the Void."

FCT ASSEMBLY, INC.

Via Fill and Through Hole Plating Process with Enhanced TH Microdistribution

Technical Library | 2019-07-17 17:56:34.0

The increased demand for electronic devices in recent years has led to an extensive research in the field to meet the requirements of the industry. Electrolytic copper has been an important technology in the fabrication of PCBs and semiconductors. Aqueous sulfuric acid baths are explored for filling or building up with copper structures like blind micro vias (BMV), trenches, through holes (TH), and pillar bumps. As circuit miniaturization continues, developing a process that simultaneously fills vias and plates TH with various sizes and aspect ratios, while minimizing the surface copper thickness is critical. Filling BMV and plating TH at the same time, presents great difficulties for the PCB manufactures. The conventional copper plating processes that provide good via fill and leveling of the deposit tend to worsen the throwing power (TP) of the electroplating bath. TP is defined as the ratio of the deposit copper thickness in the center of the through hole to its thickness at the surface. In this paper an optimization of recently developed innovative, one step acid copper plating technology for filling vias with a minimal surface thickness and plating through holes is presented.

MacDermid Inc.

Copper Electroplating Technology for Microvia Filling

Technical Library | 2021-05-26 00:53:26.0

This paper describes a copper electroplating enabling technology for filling microvias. Driven by the need for faster, smaller and higher performance communication and electronic devices, build-up technology incorporating microvias has emerged as a viable multilayer printed circuit manufacturing technology. Increased wiring density, reduced line widths, smaller through-holes and microvias are all attributes of these High Density Interconnect (HDI) packages. Filling the microvias with conductive material allows the use of stacked vias and via in pad designs thereby facilitating additional packaging density. Other potential design attributes include thermal management enhancement and benefits for high frequency circuitry. Electrodeposited copper can be utilized for filling microvias and provides potential advantages over alternative via plugging techniques. The features, development, scale up and results of direct current (DC) and periodic pulse reverse (PPR) acid copper via filling processes, including chemistry and equipment, are described.

Rohm and Haas/Advanced Materials

Filling of Microvias and Through Holes by Electrolytic Copper Plating –Current Status and Future Outlook

Technical Library | 2020-03-12 13:10:35.0

The electronics industry is further progressing in terms of smaller, faster, smarter and more efficient electronic devices. This continuous evolving environment caused the development on various electrolytic copper processes for different applications over the past several decades. (...) This paper describes the reasons for development and a roadmap of dimensions for copper filled through holes, microvias and other copper plated structures on PCBs.

Atotech

Comparing Costs and ROI of AOI and AXI

Technical Library | 2013-08-07 21:52:15.0

PCB architectures have continued their steep trend toward greater complexities and higher component densities. For quality control managers and test technicians, the consequence is significant. Their ability to electrically test these products is compounded with each new generation. Probe access to high density boards loaded with micro BGAs using a conventional in-circuit (bed-of-nails) test system is greatly reduced. The challenges and complexity of creating a comprehensive functional test program have all but assured that functional test will not fill the widening gap. This explains why sales of automated-optical and automated X-ray inspection (AOI and AXI) equipment have dramatically risen...

Teradyne

Via In Pad - Conductive Fill or Non-Conductive Fill?

Technical Library | 2020-07-15 18:29:34.0

In the early 2000s the first fine-pitch ball grid array devices became popular with designers looking to pack as much horsepower into as small a space as possible. "Smaller is better" became the rule and with that the mechanical drilling world became severely impacted by available drill bit sizes, aspect ratios, and plating methodologies. First of all, the diameter of the drill needed to be in the 0.006" or smaller range due to the reduction of pad size and spacing pitch. Secondly, the aspect ratio (depth to diameter) became limited by drill flute length, positional accuracy, rigidity of the tools (to prevent breakage), and the throwing power of acid copper plating systems. And lastly, the plating needed to close up the hole as much as possible, which led to problems with voiding, incomplete fill, and gas/solution entrapment.

Advanced Circuits

Effective Methods to Get Volatile Compounds Out of Reflow Process

Technical Library | 2016-02-11 18:26:43.0

Although reflow ovens may not have been dramatically changed during the last decade the reflow process changes step by step. With the introduction of lead-free soldering not only operation temperatures increased, but also the chemistry of the solder paste was modified to meet the higher thermal requirements. Miniaturization is a second factor that impacts the reflow process. The density on the assembly is increasing where solder paste deposit volumes decreases due to smaller pad and component dimensions. Pick and place machines can handle more components and to meet this high through put some SMD lines are equipped with dual lane conveyors, doubling solder paste consumption. With the introduction of pin in paste to solder through hole components contamination of the oven increased due to dripping of the paste.

Vitronics Soltec

  1 2 Next

hole fill compound searches for Companies, Equipment, Machines, Suppliers & Information

SMT feeders

High Precision Fluid Dispensers
Gordon Brothers October 2-30, 2024 Auction

Software programs for SMT placement and AOI Inspection machines from CAD or Gerber.
Gordon Brothers October 2-30, 2024 Auction

World's Best Reflow Oven Customizable for Unique Applications
PCB Depanelizers

"Find out how you can receive priority in SMTnet Search with out Sponsor membership."