Technical Library: spi and limits (Page 1 of 3)

Privacy Threats through Ultrasonic Side Channels on Mobile Devices

Technical Library | 2017-05-11 18:03:24.0

Device tracking is a serious threat to the privacy of users, as it enables spying on their habits and activities. A recent practice embeds ultrasonic beacons in audio and tracks them using the microphone of mobile devices. In this paper, we explore the capabilities, the current prevalence and technical limitations of this new tracking technique based on three commercial tracking solutions. To this end, we develop detection approaches for ultrasonic beacons and Android applications capable of processing these.

Technical University Braunschweig

Coat-and-Print Patterning of Silver Nanowires for Flexible and Transparent Electronics

Technical Library | 2020-02-19 23:12:55.0

Silver nanowires (Ag NWs) possess excellent optoelectronic properties, which have led to many technology-focused applications of transparent and flexible electronics. Many of these applications require patterning of Ag NWs into desired shapes, for which mask-based and printing-based techniques have been developed and widely used. However, there are still several limitations associated to these techniques. These limitations, such as complicated patterning procedures, limited patterning area, and compromised optical transparency, hamper the efficient fabrication of high-performance Ag NW patterns. Here, we propose a coat-and-print approach for effectively patterning Ag NWs.

Integrated Microwave Packaging Antennas and Circuits Technology (IMPACT) Lab

SMT Stencil, Surface Performance Returning to Basics in the SMT Screen Printing Process to Significantly Improve the Paste Deposition

Technical Library | 2018-03-15 07:23:35.0

The SMT assembly process is continuously challenged by the factors which enhance circuit board performance and limit productivity. The pick and place and reflow systems reflect these driven issues by adding more and more controls to their systems, but the fact is one of the age old processes continues to operate within the same rules since the dawn of the SMT assembly world: The SMT screen printing. (...)This paper showcases a new stencil process that was discovered by reverting to the basics:understanding the reason for each stencil material process, focusing on detailed finishes and a disciplined aperture design process, maintaining original designs, and making the correctly designed apertures to control the paste deposition. The test results drove us to focus the efforts on the aperture walls In this paper we will demonstrate with lab tests SMT process results howthe improved paste release results in improved SMT print process performance and its positive impact on SPI yields and EOL performance.

InterLatin

A Review of Corrosion and Environmental Effects on Electronics

Technical Library | 2013-08-01 13:17:44.0

Electronic industry uses a number of metallic materials in various forms. Also new materials and technology are introduced all the time for increased performance. In recent years, corrosion of electronic systems has been a significant issue. Multiplicity of materials used is one reason limiting the corrosion reliability. However, the reduced spacing between components on a printed circuit board (PCB) due to miniaturization of device is another factor that has made easy for interaction of components in corrosive environments. Presently the knowledge on corrosion issues of electronics is very limited. This paper reviews briefly the materials used in electronic systems, factors influencing corrosion, types of corrosion observed in electronics, and testing methods.

Technical University of Denmark

Counterfeit Integrated Circuits: Detection, Avoidance, and the Challenges Ahead.

Technical Library | 2014-09-04 17:43:19.0

The counterfeiting of electronic components has become a major challenge in the 21st century. The electronic component supply chain has been greatly affected by widespread counterfeit incidents. A specialized service of testing, detection, and avoidance must be created to tackle the worldwide outbreak of counterfeit integrated circuits (ICs). So far, there are standards and programs in place for outlining the testing, documenting, and reporting procedures. However, there is not yet enough research addressing the detection and avoidance of such counterfeit parts. In this paper we will present, in detail, all types of counterfeits, the defects present in them, and their detection methods. We will then describe the challenges to implementing these test methods and to their effectiveness. We will present several anti-counterfeit measures to prevent this widespread counterfeiting, and we also consider the effectiveness and limitations of these anti-counterfeiting techniques.

Honeywell International

Printed Circuit Board Tracking with RFID: Speed, Efficiency and Productivity Made Simple.

Technical Library | 2008-05-07 17:54:58.0

Tracking goods through manufacturing was originally accomplished with pencil, paper and human input. Barcodes introduced an automated, machine-readable tracking mechanism that streamlined all types of manufacturing. But modern printed circuit board (PCB) assemblies are running into limitations because of barcode labels. And though barcodes and RFID tags will co-exist, the relatively large barcode labels have to find increasingly scarce real estate on high density boards.

Texas Instruments

Enhancing Thermal Performance in Embedded Computing for Ruggedized Military and Avionics Applications.

Technical Library | 2014-07-17 17:01:10.0

Embedded computing systems used in many military and avionics applications are trending toward higher heat fluxes, and as a result performance is being hindered by thermal limitations. This is intensified by the high ambient conditions experience by today’s modern warfighter. In many applications liquid cooling is replacing air flow through chassis for both thermal and environmental benefits(...) This paper outlines a series of passive thermal improvements which are easily integrated into legacy, or existing, systems and can provide a 3-4x increase in dissipated power.

Advanced Cooling Technologies

Stencil Printing Process Tools for Miniaturisation and High Yield Processing

Technical Library | 2023-06-12 19:00:21.0

The SMT print process is now very mature and well understood. However as consumers continually push for new electronic products, with increased functionality and smaller form factor, the boundaries of the whole assembly process are continually being challenged. Miniaturisation raises a number of issues for the stencil printing process. How small can we print? What are the tightest pitches? Can we print small deposits next too large for high mix technology assemblies? How closely can we place components for high density products? ...And then on top of this, how can we satisfy some of the cost pressures through the whole supply chain and improve yield in the production process! Today we are operating close to the limits of the stencil printing process. The area ratio rule (the relationship between stencil aperture opening and aperture surface area) fundamentally dictates what can and cannot be achieved in a print process. For next generation components and assembly processes these established rules need to be broken! New stencil printing techniques are becoming available which address some of these challenges. Active squeegees have been shown to push area ratio limits to new boundaries, permitting printing for next generation 0.3CSP technology. Results also indicate there are potential yield benefits for today's leading edge components as well. Stencil coatings are also showing promise. In tests performed to date it is becoming apparent that certain coatings can provide higher yield processing by extending the number of prints that can be performed in-between stencil cleans during a print process. Preliminary test results relating to the stencil coating technology and how they impact miniaturisation and high yield processing will be presented.

ASM Assembly Systems (DEK)

Screen Making for Printed Electronics- Specification and Tolerancing

Technical Library | 2018-03-28 14:54:36.0

Six decades of legacy experience makes the specification and production of screens and masks to produce repeatable precision results mostly an exercise in matching engineering needs with known ink and substrate performance to specify screen and stencil characteristics. New types of functional and electronic devices, flex circuits and medical sensors, industrial printing, ever finer circuit pitch, downstream additive manufacturing processes coupled with new substrates and inks that are not optimized for the rheological, mechanical and chemical characteristics for the screen printing process are becoming a customer driven norm. Many of these materials do not work within legacy screen making, curing or press set-up parameters. Many new materials and end uses require new screen specifications.This case study presents a DOE based method to pre-test new materials to categorize ink and substrate rheology, compatibility and printed feature requirement to allow more accurate screen recipes and on-press setting expectations before the project enters the production environment where time and materials are most costly and on-press adjustment methods may be constrained by locked, documented or regulatory processes, equipment limitations and employee experience.

Hazardous Print Consulting Inc

Body of Knowledge (BOK) for Leadless Quad Flat No-Lead/Bottom Termination Components (QFN/BTC) Package Trends and Reliability

Technical Library | 2023-09-18 14:10:01.0

As with many advancements in the electronics industry, consumer electronics is driving the trends for electronic packaging technologies toward reducing size and increasing functionality. Microelectronics meeting the technology needs for higher performance, reduced power consumption and size, and off the- shelf availability. Due to the breadth of work being performed in the area of microelectronics packaging/components, this report limits it presentation to board design, manufacturing, and processing parameters on assembly reliability for leadless (e.g., quad flat no-lead (QFN) or a generic term of bottom termination component (BTC)) packages. This style of package was selected for investigation because of its significant growth, lower cost, and improved functionality, especially for use in an RF application.

NASA Office Of Safety And Mission Assurance

  1 2 3 Next

spi and limits searches for Companies, Equipment, Machines, Suppliers & Information

Selective soldering solutions with Jade soldering machine

High Throughput Reflow Oven
Selective soldering solutions with Jade soldering machine

Benchtop Fluid Dispenser
2024 Eptac IPC Certification Training Schedule

Software programs for SMT placement and AOI Inspection machines from CAD or Gerber.