Technical Library: wire and band (Page 1 of 3)

Strain Solitons and Topological Defects in Bilayer Graphene

Technical Library | 2014-05-01 15:14:12.0

Bilayer graphene has been a subject of intense study in recent years. The interlayer registry between the layers can have dramatic effects on the electronic properties: for example, in the presence of a perpendicular electric field, a band gap appears in the electronic spectrum of so-called Bernal-stacked graphene. This band gap is intimately tied to a structural spontaneous symmetry breaking in bilayer graphene, where one of the graphene layers shifts by an atomic spacing with respect to the other. This shift can happen in multiple directions, resulting in multiple stacking domains with soliton-like structural boundaries between them

Cornell University

Inline Wire and Cable Identification

Technical Library | 2013-01-30 14:02:44.0

Many OEM’s require that individual wires and cables used in their products be clearly identified with a mark or label. For some, such as in the military and aerospace markets, wire and cable identification (or “wire ID”) is mandatory and the process is governed by stringent specifications, such as SAE AS50881 (formerly MIL5088L). For others, the decision to use wire ID is a voluntary one. This article will describe what type of information is typically identified on wire and cables, concepts for improved productivity, what types of systems are available and the pros and cons of each.

Schleuniger, Inc.

Design and Construction Affects on PWB Reliability

Technical Library | 2012-04-26 18:52:37.0

First presented at IPC Apex Expo 2012. The reliability, as tested by thermal cycling, of printed wire boards (PWB) are established by three variables; copper quality, material robustness and design. The copper quality was most influential and could be eva

PWB Interconnect Solutions Inc.

Approaches to Overcome Nodules and Scratches on Wire Bondable Plating on PCBs

Technical Library | 2020-08-27 01:22:45.0

Initially adopted internal specifications for acceptance of printed circuit boards (PCBs) used for wire bonding was that there were no nodules or scratches allowed on the wirebond pads when inspected under 20X magnification. The nodules and scratches were not defined by measurable dimensions and were considered to be unacceptable if there was any sign of a visual blemish on wire-bondable features. Analysis of the yield at a PCB manufacturer monitored monthly for over two years indicated that the target yield could not be achieved, and the main reasons for yield loss were due to nodules and scratches on the wirebonding pads. The PCB manufacturer attempted to eliminate nodules and scratches. First, a light-scrubbing step was added after electroless copper plating to remove any co-deposited fine particles that acted as a seed for nodules at the time of copper plating. Then, the electrolytic copper plating tank was emptied, fully cleaned, and filtered to eliminate the possibility of co-deposited particles in the electroplating process. Both actions greatly reduced the density of the nodules but did not fully eliminate them. Even though there was only one nodule on any wire-bonding pad, the board was still considered a reject. To reduce scratches on wirebonding pads, the PCB manufacturer utilized foam trays after routing the boards so that they did not make direct contact with other boards. This action significantly reduced the scratches on wire-bonding pads, even though some isolated scratches still appeared from time to time, which caused the boards to be rejected. Even with these significant improvements, the target yield remained unachievable. Another approach was then taken to consider if wire bonding could be successfully performed over nodules and scratches and if there was a dimensional threshold where wire bonding could be successful. A gold ball bonding process called either stand-off-stitch bonding (SSB) or ball-stitch-on-ball bonding (BSOB) was used to determine the effects of nodules and scratches on wire bonds. The dimension of nodules, including height, and the size of scratches, including width, were measured before wire bonding. Wire bonding was then performed directly on various sizes of nodules and scratches on the bonding pad, and the evaluation of wire bonds was conducted using wire pull tests before and after reliability testing. Based on the results of the wire-bonding evaluation, the internal specification for nodules and scratches for wirebondable PCBs was modified to allow nodules and scratches with a certain height and a width limitation compared to initially adopted internal specifications of no nodules and no scratches. Such an approach resulted in improved yield at the PCB manufacturer.

Teledyne DALSA

Failure Modes in Wire bonded and Flip Chip Packages

Technical Library | 2014-12-11 18:00:09.0

The growth of portable and wireless products is driving the miniaturization of packages resulting in the development of many types of thin form factor packages and cost effective assembly processes. Wire bonded packages using conventional copper lead frame have been used in industry for quite some time. However, the demand for consumer electronics is driving the need for flip chip interconnects as these packages shorten the signals, reduce inductance and improve functionality as compared to the wire bonded packages. The flip chip packages have solder bumps as interconnects instead of wire bonds and typically use an interposer or organic substrate instead of a metal lead frame (...) The paper provides a general overview of typical defects and failure modes seen in package assembly and reviews the efforts needed to understand new failure modes during package assembly. The root cause evaluations and lessons learned as the factory transitioned to thin form factor packages are shared

Peregrine Semiconductor

The Conditions and Solutions of Lead-free Hand Soldering

Technical Library | 2013-01-05 22:21:01.0

More and more countries legislate to forbib lead usage in solder material. However, the lead-free solder wire has higher melting point and soldering temperature, increase soldering iron temperature may damage the PCB or components. How to solve this problem?

Leisto Industrial Co., Limited

Crimp Quality Standards Comparison and Trends

Technical Library | 2013-06-05 14:09:42.0

Quality standards are getting tougher each year. In these difficult times, wire harness manufacturers are looking to expand business in their existing markets and are looking for new markets. The following article will compare and contrast the current quality standards that are most commonly used today. It will review proper measurement techniques, discuss some trends in crimp quality, and address methods to improve efficiency in quality data collection.

Schleuniger, Inc.

Conductive Anodic Filament: Mechanisms and Affecting Factors

Technical Library | 2021-07-27 14:49:16.0

Conductive anodic filament (CAF) formation, a failure mode in printed wiring boards (PWBs) that are exposed to high humidity and voltage gradients, has caused catastrophic field failures. CAF is an electrochemical migration failure mechanism in PWBs. In this article, we discuss CAF, the factors that enhance it, and the necessary conditions for its occurrence. Published studies are discussed, and the results of historical mean time to failure models are summarized. Potential reasons for CAF enhancement solutions are discussed, and possible directions in which to develop anti-CAF materials are proposed.

Hong Kong Polytechnic University [The]

Assembly and Reliability of 1704 I/O FCBGA and FPBGAs

Technical Library | 2013-03-14 17:19:28.0

Commercial-off-the-shelf ball/column grid array packaging (COTS BGA/CGA) technologies in high reliability versions are now being considered for use in a number of National Aeronautics and Space Administration (NASA) electronic systems. Understanding the process and quality assurance (QA) indicators for reliability are important for low-risk insertion of these advanced electronic packages. This talk briefly discusses an overview of packaging trends for area array packages from wire bond to flip-chip ball grid array (FCBGA) as well as column grid array (CGA). It then presents test data including manufacturing and assembly board-level reliability for FCBGA packages with 1704 I/Os and 1-mm pitch, fine pitch BGA (FPBGA) with 432 I/Os and 0.4-mm pitch, and PBGA with 676 I/Os and 1.0-mm pitch packages. First published in the 2012 IPC APEX EXPO technical conference proceedings.

Jet Propulsion Laboratory

An Investigation of Whisker Growth on Tin Coated Wire and Braid

Technical Library | 2012-08-02 21:05:14.0

First published in the 2012 IPC APEX EXPO technical conference proceedings. Pure tin is a common finish for copper hook up wire, coaxial cable, ground braid and harness assemblies used on electronic assemblies. Historically there have been fewer reports o

Rockwell Collins

  1 2 3 Next

wire and band searches for Companies, Equipment, Machines, Suppliers & Information